

# Operation Manual for ML7048 Evaluation Board

3-Channel Single Rail Codec

First Edition: October, 2001

## **Operation Manual for ML7048 Evaluation Board**

3-Channel Single Rail Codec

| 1. | <b>ML70</b> 4 | 48 EVALUATION BOARD                                                 | 2 |
|----|---------------|---------------------------------------------------------------------|---|
|    |               |                                                                     |   |
| 2. | BOAR          | D COMPONENTS                                                        | 2 |
| 3. | EVALU         | UATION CIRCUIT DIAGRAMS                                             | 2 |
|    |               |                                                                     |   |
| 4. | USING         | G THE EVALUATION BOARD                                              | 2 |
| 4  | 4.1. Po       | OWER SUPPLIES                                                       | 2 |
| 4  | 4.2. Ju       | IMPERS                                                              | 2 |
| 4  | 4.3. Sv       | WITCHES ON THE EVALUATION BOARD                                     |   |
| 4  | 1/ Fi         | AT CARLE CONNECTOR                                                  | 1 |
|    | 4.4.1.        | FPGA INTERFACE                                                      | 4 |
|    | 4.4.2.        | Signal assignment to FPGA pins                                      | 4 |
|    | 4.4.3.        | FPGA INTERFACE<br>Signal assignment to FPGA pins<br>Timing diagrams | 5 |
| 5. |               | UATION BOARD CIRCUIT DIAGRAM                                        |   |

## 1. ML7048 EVALUATION BOARD

- This board evaluates the ML7048 (3-channel codec LSI).
- This board has a peripheral unit required to evaluate the ML7048 chip and facilitates evaluation of the device.
- See the ML7048 data sheet for more information on specifications and functions of the ML7048.

## 2. BOARD COMPONENTS

This evaluation board consists of the following:

- Evaluation board:.....1 board

## 3. EVALUATION CIRCUIT DIAGRAMS

Circuit diagrams of the evaluation board are on Pages 8 and 9. See them for jumper and external connections.

## 4. USING THE EVALUATION BOARD

#### 4.1. Power Supplies

Connect the attached power cable to the evaluation board and supply the powers listed below to the board. VDD1 (Red): +5 V power supply for the ML7048 device only VDD2 (Red): +5 V power supply for operational amplifiers, etc. VDD3 (Red): +5 V power supply for FPGA, ROM, crystal oscillator, etc. GND1 (Black): Ground for the ML7048 device, operational amplifiers, etc. GND2 (Black): Ground for FPGA, ROM, crystal oscillator, etc. VSS (Blue): -5 V power supply for operational amplifiers

### 4.2. Jumpers

The evaluation board has ten jumpers — JP1 to JP10 — on it. Use them to connect the input and output signals to and from the ML7048 to one of the following: the BNC connector, the FPGA, or the flat cable connector.

• Jumping pins 1 and 4 (See Figure 1 (a).)

This enables ML7048 signals to be directly input to and output from the BNC connector.

- Jumping pins 2 and 5 (See Figure 1 (b).) This enables transfer of ML7048 signals to be directly input to and output from the BNC connector through the FPGA. This setting enables the PCM codec tester (e.g. Anritu MS369B) to be used for evaluation of the ML7048.
- Jumping pins 3 and 6 (See Figure 1 (c).) This enables this evaluation board to be connected to an external evaluation board through the flat cable connector, which permits signal communications between these boards.

For relationship between ML7048 signals and jumpers, see Figure 4 (Evaluation Board Circuit Diagram 1).

|   | ,  |    |   |
|---|----|----|---|
| 6 | 0  | Ο  | 3 |
| 5 | 0  | 0  | 2 |
| 4 | 0- | -0 | 1 |

(a) To connect ML7048 signals to the BNC



(b) To connect ML7048 signals to the FPGA



(c) To connect ML7048 signals to the flat cable connector

Figure 1 Jumper settings

#### **4.3.** Switches on the Evaluation Board

|                                                                                                                                                     | Switch              | Function                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SW1 to SW3 BCLK1 to BCLK3                                                                                                                           |                     | <b>Transfer clock selection.</b> Selects a transfer clock by combining BCLK3, BCLK2, and BCLK1 states (see Table 2).                                                                                                                                                                                                                                                                                                                   |  |  |
| SW4 , SW5                                                                                                                                           | CHSEL1, CHSEL2      | <b>Channel 1/channel 2/channel 3 selection.</b> Selects a channel signal (CH1, CH2, or CH3) to be processed in the FPGA by combining CHSEL1 and CHSEL2 states (see Table 3).                                                                                                                                                                                                                                                           |  |  |
| SW6, SW9TEST4, TEST2,<br>TEST3LSI test control.Controls the LSI test.For normal evaluationSW10TEST3Set TEST 2, TEST 3, and TEST 4 to the "L" level. |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| SW8                                                                                                                                                 | TEST1(PS)           | <b>Parallel/serial control.</b> Selects either parallel or serial mode. Set TEST 1 to the "L" level to select parallel mode or to the "H" level to select serial mode.                                                                                                                                                                                                                                                                 |  |  |
| SW7                                                                                                                                                 | MCKSEL              | <b>Master clock selection.</b> Selects the master clock. Set this switch to the "L" level to select 12.288 MHz as the master clock or to the "H" level to select 15.360 MHz as the master clock.                                                                                                                                                                                                                                       |  |  |
| SW11                                                                                                                                                | PDN                 | <b>Power-down control.</b> Controls the power-down status. Set PDN to the "L" level to power down all circuits in the ML7048.                                                                                                                                                                                                                                                                                                          |  |  |
| SW12 to SW14                                                                                                                                        | PDN1, PDN2,<br>PDN3 | <b>Channel 1/channel 2/channel 3 power-down control.</b> Controls the Channel 1, Channel 2, and Channel 3 power-down. PDN1, PDN2, and PDN3 power-down control switches are for channel 1, channel 2, and channel 3, respectively. Set the PDN to the "H" level and the PDN1, PDN2, and PDN3 to the "L" level to go in power saving mode. (All analog circuits except the reference voltage generation circuit are being powered down.) |  |  |

Table 1 Board switch functions

#### Table 2 Settings of transfer clocks

|       |       |       | BCLK      |           |  |
|-------|-------|-------|-----------|-----------|--|
| BCLK3 | BCLK2 | BCLK1 | MCKSEL    | MCKSEL    |  |
|       |       |       | "L"       | "H"       |  |
| 0     | 0     | 0     | 2.048 MHz | 1.536 MHz |  |
| 0     | 0     | 1     | 1.024 MHz | 768 kHz   |  |
| 0     | 1     | 0     | 512 kHz   | 384 kHz   |  |
| 0     | 1     | 1     | 256 kHz   | 192 kHz   |  |
| 1     | 0     | 0     | 128 kHz   | 96 kHz    |  |
| 1     | 0     | 1     | 64 kHz    |           |  |

### Table 3Selection of a channel

| CHSEL1 | CHSEL2 | Channel |
|--------|--------|---------|
| 0      | 0      |         |
| 1      | 0      | CH1     |
| 0      | 1      | CH2     |
| 1      | 1      | CH3     |

#### 4.4. Flat Cable Connector

Use the flat cable connector to input the control signals from the outside or to output ML7048 signals to the outside. For signal assignment to the connector pins, see Figure 4 (Evaluation Board Circuit Diagram 1).

#### 4.4.1. FPGA Interface

The evaluation board uses the ALTERA FLFX8000 programmable logic device to generate signals for controlling the ML7048. The FLFX8000 is an SRAM process and requires EPROMs to store configuration data. The FPGA generates transfer clocks and synchronous signals on the board and further has a FIFO function.

#### 4.4.2. Signal assignment to FPGA pins

| Pin name    | I/O | Description                                   |  |  |
|-------------|-----|-----------------------------------------------|--|--|
| MCK0        | Ι   | Master clock (12.288 MHz)                     |  |  |
| MCK1 I      |     | Master clock (15.360 MHz)                     |  |  |
| BCLK1       | I   | Shift Clock Select signal                     |  |  |
| BCLK2       | Ι   | Shift Clock Select signal                     |  |  |
| BCLK3       | Ι   | Shift Clock Select signal                     |  |  |
| CHSEL1      | Ι   | Channel Select signal                         |  |  |
| CHSEL2      | Ι   | Channel Select signal                         |  |  |
| PDN         | Ι   | Power-Down Control signal                     |  |  |
| TEST1       | Ι   | Parallel/Serial Control signal                |  |  |
| TEST2       | Ι   | Test Control signal 2                         |  |  |
| TEST4 I     |     | Test Control signal 3                         |  |  |
| DOUT1 I     |     | PCM signal input from the ML7048 on channel 1 |  |  |
| DOUT2 I     |     | PCM signal input from the ML7048 on channel 2 |  |  |
| DOUT3       | -   | PCM signal input from the ML7048 on channel 3 |  |  |
| DIN1        | 0   | PCM signal output to the ML7048 on channel 1  |  |  |
| DIN2        | 0   | PCM signal output to the ML7048 on channel 2  |  |  |
| DIN3        | 0   | PCM signal output to the ML7048 on channel 3  |  |  |
| RSYNC       | 0   | Receive SYNC signal                           |  |  |
| XSYNC       | 0   | Transmit SYNC signal                          |  |  |
| MCKSEL      | -   | Master Clock Select signal                    |  |  |
| MCK O       |     | Master clock (12.288 MHz or 15.360 MHz)       |  |  |
| BCLK O      |     | PCM signal shift clock                        |  |  |
| PCMIN I PCM |     | PCM signal input                              |  |  |
| PCMOUT      | 0   | PCM signal output                             |  |  |
| LMFRM       | 0   | Level meter frame                             |  |  |
| OSCFRM      | 0   | Oscillator frame                              |  |  |

| Table 4 Signal assignment to FGA bins | Table 4 | Signal assignment to FPGA pins |
|---------------------------------------|---------|--------------------------------|
|---------------------------------------|---------|--------------------------------|







- 6 -

• Serial mode [TEST1(PS) = "1"]





Figure 4 Evaluation Board Circuit Diagram 1



#### Parts table

| Resistor        | Capacitor          |        | Amplifier |        |             |  |
|-----------------|--------------------|--------|-----------|--------|-------------|--|
| Symbol          | Value ( $\Omega$ ) | Symbol | Value (F) | Symbol | Part number |  |
| R1,R2,R3,R4     | 1.2k               | C1     | 1μ        | AMP1   | HA17458     |  |
| R5,R6,R7,R8     | 1.2k               | C2     | 1µ        | AMP2   | HA17458     |  |
| R9,R10,R11,R12  | 1.2k               | C3     | 1μ        | AMP3   | HA17458     |  |
| R13,R16         | 10k                | C4     | 1μ        | AMP4   | HA17458     |  |
| R17,R18         | 1.2k               | C5     | 1µ        | AMP5   | HA17458     |  |
| R14,R15,R19,R20 | 20k                | C6     | 10µ(T)    | AMP6   | HA17458     |  |
| R21,R24         | 10k                |        |           |        |             |  |
| R25,R26         | 1.2k               |        |           |        |             |  |
| R22,R23,R27,R28 | 20k                |        |           |        |             |  |
| R29,R32         | 10k                |        |           |        |             |  |
| R33,R34         | 1.2k               |        |           |        |             |  |
| R30,R31,R35,R36 | 20k                |        |           |        |             |  |
| R37,R38,R39     | 500                |        |           |        |             |  |

(T) indicates a tantalum electrolytic capacitor.

The other capacitors are laminated ceramic capacitors.



### NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2001 Oki Electric Industry Co., Ltd.