# **MSM5299C**

## 80-DOT LCD SEGMENT DRIVER

# **GENERAL DESCRIPTION**

The MSM5299C is a dot matrix LCD segment driver LSI which is fabricated using CMOS low power metal gate technology. This LSI consists of an 80-bit bidirectional shift register, 80-bit latch, 80-bit level shifter, and 80-bit 4-level driver.

It receives the 4-bit parallel display data transferred from a microcomputer or an LCD controller LSI such as MSM6255, then outputs the LCD driving waveform to the LCD.

This LSI is improved with respect to timing between load and clock in the switching characteristics of MSM5299A. ( $t_{LC} = 200$ ns  $\rightarrow 63$ ns)

However, note that the timing regulations for the load signal leading edge are added.

# FEATURES

- Logic supply voltage : 4.5 to 5.5V
- LCD driving voltage : 8 to 28V
- Applicable LCD duty : 1/64 to 1/256
- LĈD Output : 80
- 4-bit parallel data processing has improved the transfer speed to 1/4 that of the conventional serial transfer, thereby achieving low power consumption
- Can be interfaced with the LCD controller LSI MSM6255
- Applicable common driver : MSM5298A (68 outputs)
- Package options : 100-pin plastic QFP (QFP100-P-1420-0.65-K) (Product name : MSM5299CGS-K) 100-pin plastic QFP (QFP100-P-1420-0.65-BK) (Product name : MSM5299CGS-BK)

## **BLOCK DIAGRAM**



# **PIN CONFIGURATION (TOP VIEW)**



NC : No connection

#### **100-Pin Plastic QFP**

Note : The abbreviated part number "M5299C" is imprinted on the package surface.

# **ABSOLUTE MAXIMUM RATINGS**

| BSOLUTE MAXIMUM RATINGS (V <sub>SS</sub> = 0V |                  |                                   |                              |      |  |
|-----------------------------------------------|------------------|-----------------------------------|------------------------------|------|--|
| Parameter                                     | Symbol           | Condition                         | Rating                       | Unit |  |
| Supply Voltage (1)                            | V <sub>DD</sub>  | Ta = 25°C                         | -0.3 to +6                   | V    |  |
| Supply Voltage (2)                            | V <sub>LCD</sub> | Ta = 25°C, $V_{DD} - V_{EE}^{*1}$ | 0 to 30                      | V    |  |
| Input Voltage                                 | VI               | Ta = 25°C                         | -0.3 to V <sub>DD</sub> +0.3 | V    |  |
| Storage Temperature                           | T <sub>STG</sub> |                                   | -55 to +150                  | °C   |  |

\*1 V<sub>DD</sub>≥V<sub>1</sub>>V<sub>3</sub>>V<sub>4</sub>>V<sub>EE</sub>

# **RECOMMENDED OPERATING CONDITIONS**

| RECOMMENDED OPERATING CONDITIONS |                  |                                     |            |      |  |  |
|----------------------------------|------------------|-------------------------------------|------------|------|--|--|
| Parameter                        | Symbol           | Condition                           | Range      | Unit |  |  |
| Supply Voltage (1)               | V <sub>DD</sub>  | _                                   | 4.5 to 5.5 | V    |  |  |
| Supply Voltage (2)               | V <sub>LCD</sub> | V <sub>DD</sub> -V <sub>EE</sub> *1 | 8 to 28    | V    |  |  |
| Operating Temperature            | T <sub>op</sub>  | _                                   | -20 to +85 | °C   |  |  |

\*1 V<sub>DD</sub>≥V<sub>1</sub>>V<sub>3</sub>>V<sub>4</sub>>V<sub>EE</sub>

#### ELECTRICAL CHARACTERISTICS DC Characteristics

| Parameter          | Symbol                | Condition                                                            |    | Min.                  | Тур. | Max.               | Unit |
|--------------------|-----------------------|----------------------------------------------------------------------|----|-----------------------|------|--------------------|------|
| "H" Input Voltage  | V <sub>IH</sub> *1    | _                                                                    |    | 0.8V <sub>DD</sub>    |      | V <sub>DD</sub>    | V    |
| "L" Input Voltage  | V <sub>IL</sub> *1    | _                                                                    |    | V <sub>SS</sub>       | _    | 0.2V <sub>DD</sub> | V    |
| "H" Input Current  | ×1<br>I <sub>IH</sub> | $V_{IH} = V_{DD}, V_{DD} = 5.5V$                                     |    | _                     | _    | 1                  | μΑ   |
| L" Input Current   | *1<br>I <sub>IL</sub> | $V_{IL} = 0V, V_{DD} = 5.5V$                                         |    | _                     | _    | -1                 | μA   |
| "H" Output Voltage | V <sub>0H</sub> *2    | I <sub>0</sub> = -0.2mA, V <sub>DD</sub> = 4.5V                      |    | V <sub>DD</sub> – 0.4 | _    | _                  | V    |
| "L" Output Voltage | V <sub>0L</sub> *2    | I <sub>0</sub> = 0.2mA, V <sub>DD</sub> = 4.5V                       |    | _                     | _    | 0.4                | V    |
| ON Resistance      | R <sub>ON</sub> *4    | $ V_{DD} - V_{EE} = 23V$<br>$ V_N - V_0  = 0.25V, V_{DD} = 4.5V$     | *3 | _                     | _    | 4                  | kΩ   |
| Stand-by Current   | I <sub>DDSBY</sub>    | $f_{CP} = 1MHz, V_{DD} = 5.5V$<br>$V_{DD} - V_{EE} = 26V, no load$   | *5 | _                     | _    | 200                | μA   |
| Supply Current (1) | I <sub>DD1</sub>      | $f_{CP} = 1MHz, V_{DD} = 5.5V$ $V_{DD} - V_{EE} = 26V, no load$      | *6 | _                     | _    | 3                  | mA   |
| Supply Current (2) | Iv                    | $f_{CP} = 1MHz, V_{DD} = 5.5V \\ V_{DD} - V_{EE} = 26V, no load $ *7 |    | _                     | _    | ±100               | μΑ   |
| Input Capacitance  | Cı                    | f = 1MHz                                                             |    | _                     | 5    | _                  | pF   |

\*1 Applicable to LOAD, CP,  $D_0$  to  $D_3$ ,  $\overline{EL}$ ,  $\overline{ER}$ , SHL, DF,  $\overline{DISP OFF}$  pins

\*2 Applicable to  $\overline{\text{EL}}$ ,  $\overline{\text{ER}}$  pins.

\*3 
$$V_N = V_{DD}$$
 to  $V_{EE}$ ,  $V_4 = \frac{13}{15} (V_{DD} - V_{EE})$ ,  $V_3 = \frac{2}{15} (V_{DD} - V_{EE})$ ,  $V_{DD} = V_1$ 

- \*4 Applicable to  $O_1$  to  $O_{80}$  pins.
- \*5 Display data 1010,  $f_{DF} = 40$  Hz, current that flows from  $V_{DD}$  to  $V_{SS}$  when the display data is not clocked in.
- \*6 Display data 1010,  $f_{DF}$  = 40 Hz, current that flows from  $V_{DD}$  to  $V_{SS}$  when the display data is clocked in.

\*7 Display data 1010,  $f_{DF}$  = 40 Hz, current that flows to each of the V<sub>1</sub>, V<sub>3</sub> and V<sub>4</sub> pins.

#### **Switching Characteristics**

| Parameter                  | Symbol                          | Condition | Min. | Тур. | Max. | Unit |
|----------------------------|---------------------------------|-----------|------|------|------|------|
| Clock Frequency            | f <sub>CP</sub>                 | DUTY=50%  | —    | —    | 3.4  | MHz  |
| Clock, Load Pulse Width    | tw                              | —         | 100  | —    |      | ns   |
| Clock Pulse Rise/Fall Time | t <sub>r</sub> , t <sub>f</sub> |           | _    | —    | 50   | ns   |
| Data Setup Time            | t <sub>DSU</sub>                | _         | 50   | _    |      | ns   |
| Data Hold Time             | t <sub>DHD</sub>                | —         | 80   | _    |      | ns   |
| $Clock \to Load \; Time$   | t <sub>CL</sub>                 | —         | 63   | _    |      | ns   |
| Load Setup Time            | t <sub>LSU1</sub>               | _         | 90   | —    |      | ns   |
| Load Setup Time            | t <sub>LSU2</sub>               | _         | 90   | _    |      | ns   |
| $Load \to Clock \ Time$    | t <sub>LC</sub>                 | —         | 63   | _    |      | ns   |
| Propagation Delay Time     | t <sub>PHL</sub>                | _         | _    | —    | 224  | ns   |
| ER, EL Setup Time          | t <sub>ESU</sub>                | _         | 70   | —    |      | ns   |





#### FUNCTIONAL DESCRIPTION Pin Functional Description

• ER, EL

| Pin | Input/Output | SHL | Description                                                  |
|-----|--------------|-----|--------------------------------------------------------------|
| ĒR  | Input        |     | Input pin to ENABLE F/F of MSM5299C.                         |
|     |              |     | Output pin of ENABLE F/F. EL is connected to next MSM5299C's |
| ĒĹ  | Output       |     | ER when MSM5299Cs are connected in series (cascade           |
|     |              |     | connection).                                                 |
| ĒĹ  | Input        |     | Input pin to ENABLE F/F of MSM5299C.                         |
|     |              | ] н | Output pin of ENABLE F/F. ER is connected to next MSM5299C's |
| ĒR  | Output       |     | EL when MSM5299Cs are connected in series (cascade           |
|     |              |     | connection).                                                 |

When a single MSM5299C device is used,  $\overline{ER}$  ( $\overline{EL}$ ) should be set at "L" level.

When a cascade connection is required, set the first MSM5299C's  $\overline{\text{ER}}$  ( $\overline{\text{EL}}$ ) pin at "L" level and connect the next MSM5299C's  $\overline{\text{EL}}$  ( $\overline{\text{ER}}$ ) pin to the further next MSM5299C's  $\overline{\text{ER}}$  ( $\overline{\text{EL}}$ ) pin.

#### • CP

Clock pulse input pin for the 4-bit parallel shift register. The data is shifted to the 4-bit parallel shift register at the falling edge of the clock pulse.

#### • SHL

 $\overline{\text{ER}}$  and  $\overline{\text{EL}}$  can be used as either an input pin or an output pin based on the H/L condition of SHL. The shift direction of each data (D<sub>0</sub> to D<sub>3</sub>), the Input/Output condition of  $\overline{\text{ER}}$  and  $\overline{\text{EL}}$  and the H/L condition of SHL are described in the table below.

| SHL | ĒR     | ĒL     | Shift direction                                      |  |
|-----|--------|--------|------------------------------------------------------|--|
| L   | Input  | Output | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ |  |
| Н   | Output | Input  | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ |  |
|     |        | 1      | <b>↑ ↑</b>                                           |  |

end data

start data

## • D<sub>0</sub>, D<sub>1</sub>, D<sub>2</sub>, D<sub>3</sub>

Display data input pins for 4×20-bit shift register. The display data is clocked into these pins. The combinations of  $D_0$  to  $D_3$ , DF signal level, display data output level and the display on the LCD panel are described in the table below.

| D <sub>0</sub> - D <sub>3</sub> | DF | Liquid crystal drive output        | Liquid crystal dispaly |
|---------------------------------|----|------------------------------------|------------------------|
| L                               | L  | Non-select level (V <sub>3</sub> ) | OFF                    |
| Н                               | L  | Select level (V1)                  | ON                     |
| L                               | Н  | Non-select level (V <sub>4</sub> ) | OFF                    |
| Н                               | Н  | Select level (V <sub>EE</sub> )    | ON                     |

## LOAD

The signal for latching the shift register contents is input to this pin. The display data stored in the shift register is latched at the falling edge of the LOAD pulse.

#### • DF

Alternate signal input pin for LCD driving. Frame inversion signal is input to this pin.

## • V<sub>DD</sub>, V<sub>SS</sub>

Supply voltage pins.  $V_{DD}$  should be 4.5 to 5.5V.  $V_{SS}$  is a ground pin ( $V_{SS} = 0V$ ).

## • V<sub>1</sub>, V<sub>3</sub>, V<sub>4</sub>, V<sub>EE</sub>

Bias supply voltage pin to drive the LCD. Bias voltage to drive the LCD is supplied from an external source.

## • O<sub>1</sub> to O<sub>80</sub>

Display data output pins which correspond to the respective latch contents. One of  $V_1$ ,  $V_3$ ,  $V_4$  and  $V_{EE}$  is selected as a display driving voltage source based on the combination of the latched data level and DF signal. (Refer to the Truth Table).

The outputs  $O_1$  to  $O_{80}$  are connected to the segment side of the LCD panel.

#### DISP OFF

Input pin for controlling the outputs of  $O_1$  to  $O_{80}$ .  $V_1$  level is output from  $O_1$  to  $O_{80}$  pins during "L" level input. Refer to the Truth Table.

| DF | Latched data | DISP OFF | Driver output level (O <sub>1</sub> -O <sub>80</sub> ) |
|----|--------------|----------|--------------------------------------------------------|
| L  | L            | Н        | V <sub>3</sub>                                         |
| L  | Н            | Н        | V <sub>1</sub>                                         |
| Н  | L            | Н        | V4                                                     |
| Н  | Н            | н        | VEE                                                    |
| Х  | Х            | L        | V <sub>1</sub>                                         |

## **Truth Table**

## NOTES ON USE

Note the following when turning power on and off :

The LCD drivers of this IC require a high voltage. For this reason, if a high voltage is applied to the LCD drivers with the logic power supply floating, excess current flows. This may damage the IC. Be sure to carry out the following power-on and power-off sequences :

When turning power on : First  $V_{DD}$  ON, next  $V_{EE'} V_4 V_3 V_1$  ON. Or both ON at the same time. When turning power off : First  $V_{EE'} V_4 V_3 V_1$  OFF, next  $V_{DD}$  OFF. Or both OFF at the same time.

# PACKAGE DIMENSIONS

(Unit : mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

(Unit : mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).