# OKI Semiconductor

## <u>MSM60801</u>

### PCMCIA Card Interface LSI

#### DESCRIPTION

The MSM60801 is a general purpose, single-chip PCMCIA interface, which integrates all necessary functions to implement a PCMCIA 2.0 socket interface to a wide variety of I/O and memory cards. To ease microcontroller usage and overhead, the MSM60801 controls the PCMCIA interface, serial EEPROM interface, and I/O interfaces directly. Support for UARTs, modems, Ethernet, and other peripheral devices is performed through memory and I/O mapped PCMCIA to local peripheral components.

All attribute memory, ranges, interrupts, and Card Configuration Registers (CCR) are controlled via the MSM60801 with processor intervention. A serial EEPROM, holding the Card Information Structure (CIS) data, is loaded into the internal 120-byte attribute memory which provides a buffer for memory read/write operations. Card Configuration Register (CCR) operations, per PCMCIA 2.0, ease firmware considerations. The address decoder and interrupt logic is configurable, based on the application requirements.

The MSM60801 offers an enhanced feature set, including control signals for external drivers, 8-bit port access, and power reduction capabilities. New card designs will greatly benefit from this single chip solution, consuming less than 2 mW during operation. The MSM60801 was design using OKI's high-quality CMOS process, providing unrivaled low-power performance. To minimize board space usage, this new controller is offered in a 100-pin TQFP (TS-K) package.

#### **FEATURES**

- 120-byte internal memory for tuple information
- Full support of external attribute memory for extended code
- Multiple configuration registers conforming to PCMCIA 2.0
- EXCA register-compatible, allowing direct plug and play
- Automatic loading from EEPROM of register and tuple data reduces costs
- Supports both 8-bit and 16-bit operations, based on peripheral requirements
- Control signals for external drivers

- Latch-up proof for currents on the input and output pins less than 200 mA
- Inputs are protected against electrostatic discharge less than 2 kV (MIL-STD 883C.3015.2)
- Configurable address decoder and interrupt logic
  eliminate microcomputer involvement
- Extremely low-power consumption (2 mW) increases battery life
- Configurable bidirectional port for read/write operations through periphery data bus speed address mapping
- 100-pin TQFP (TQFP100-P-1420-K) package available

#### **PIN CONFIGURATION**



| <b>M</b> | rin Name | Pin | rin Name | Pin | Pin Name    | <b>P</b> in | Pin Name | Pin | Pin Name   | Pin | Pin Name |
|----------|----------|-----|----------|-----|-------------|-------------|----------|-----|------------|-----|----------|
| 1        | EECS     | 18  | WR       | 35  | POD4        | 52          | PD4      | 69  | PA8        | 86  | ICS16    |
| 2        | EESK     | 19  | ED0      | 36  | POD5        | 53          | PD5      | 70  | PA9        | 87  | BDO      |
| 3        | EEDI     | 20  | ED1      | 37  | POD6        | 54          | PD6      | 71  | DISBD      | 88  | BD1      |
| 4        | EEDO     | 21  | ED2      | 38  | POD7        | 55          | P07      | 72  | DISEE      | 89  | BO2      |
| 5        | PwrDwn   | 22  | ED3      | 39  | VSS         | 56          | PAO      | 73  | TEST       | 90  | VSS      |
| 6        | EADRO    | 23  | ED4      | 40  | VDD         | 57          | PA1      | 74  | INPACK     | 91  | VDD      |
| 7        | EADR1    | 24  | ED5      | 41  | BUF8        | 58          | PA2      | 75  | RESET      | 92  | BD3      |
| 8        | EADR2    | 25  | ED6      | 42  | MCS8        | 59          | STCH     | 76  | EXT        | 93  | BD4      |
| 9        | EADR3    | 26  | ED7      | 43  | MCS16       | 60          | SPKR     | 77  | IOWR       | 94  | BD5      |
| 10       | SRESET   | 27  | CS0      | 44  | MCS8EO      | 61          | REG      | 78  | Audio      | 95  | BD6      |
| 11       | INTO     | 28  | CS1      | 45  | EARD        | 62          | PA3      | 79  | CE2        | 96  | BD7      |
| 12       | RI       | 29  | CS2      | 46  | ACK         | 63          | PA4      | 80  | CROI       | 97  | MCS      |
| 13       | ALE      | 30  | CS3      | 47  | <b>İREQ</b> | 64          | PA5      | 81  | WE         | 98  | IWR      |
| 14       | MCLK     | 31  | POD0     | 48  | PD0         | 65          | PA6      | 82  | ŌĒ         | 99  | ĪCS8     |
| 15       | VSS      | 32  | POD1     | 49  | PD1         | 66          | VSS      | 83  | <b>CE1</b> | 100 | ĪRD      |
| 16       | VDD      | 33  | POD2     | 50  | PD2         | 67          | VOD      | 84  | VPP1       |     |          |
| 17       | RD       | 34  | POD3     | 51  | PD3         | 68          | PA7      | 85  | lOis8      |     | <u> </u> |

**OKI SEMICONDUCTOR** 



## TQFP100-P-1420-K PACKAGING

OKI SEMICONDUCTOR

## **BLOCK DIAGRAM**



-

## PIN DESCRIPTIONS

| Pin Name        | Pin Type                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EECS            | O<br>active-high               | EEPROM Interface. EECS = high indicates an EEPROM was selected. Chip select line to EEPROM active high.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| EESK            | 0                              | EEPROM Interface. Synchronization clock to EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| EEDI            | 0                              | EEPROM Interlace. Serial data line to EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| EEDO            | 1                              | EEPROM Interlace. Serial data line from EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PwrDwn          | 0                              | Special Functions Interface. Indicates the status of PwrDwn In the Card Configuration Register (CCR). PwrDwn = high<br>if PwrDwn is set and all 3-state outputs are 3-stated.                                                                                                                                                                                                                                                                                                                                                         |
| EADR[3:0]       | 1                              | Special Functions Interface. Address bus for chip select CS(3:0) port and the Peripheral Configuration Register (MO)                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SRESET          | 0<br>3-state                   | Special Functions Interface. SRESET = high indicates a reset using RESET or SRESET.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| INTO            | l<br>Schmitt Trigger           | I/O Interface. INTO = high indicates the periphery is connected to the I/O interface requires the interface chip<br>(MSM60801) to request an interrupt from the host computer using IREQ.                                                                                                                                                                                                                                                                                                                                             |
| RI              | ł<br>Schmitt Trigger           | Special Functions Interface. When RIEN is set in the Card Configuration Register (CCR), STCH reflects the signal R                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ALE             | l<br>active-high               | Special Functions Interface. EXT = high multiplexes ED[7:0] from address bus to data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MCLK            | I                              | I/O Interface. Clock for state machine and pulsed Interrupt: 5 MHz < MCLK < 30 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>SS</sub> |                                | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VDD             |                                | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RD              | l<br>active-low                | Special Functions Interface. When $\overline{\text{RD}}$ = low, the contents of the register addressed using EADR[3:0] appear (MCS = low) on the data bus ED[7:0].                                                                                                                                                                                                                                                                                                                                                                    |
| ŴR              | l<br>active-low                | Special Functions Interface. When $\overline{WR}$ = low, the MSM60801 transfers the word on the ED[7:0] data bus to the register addressed using EADR[3:0].                                                                                                                                                                                                                                                                                                                                                                           |
| ED[7:0]         | 1/0                            | Special Functions Interface. Data bus/address bus for special function port.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <u>CS</u> [3:0] | 0<br>3-state                   | Special Functions Interface. Select outputs dependent on the address at EADR[3:0] and MCS.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| POD[7:0]        | 1/0                            | Special Functions Interface. Inputs and outputs of special function port.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BUF8            | 0<br>3-state                   | Special Functions Interface. Signal to control external memory buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MCS8            | 0<br>3-state                   | Special Functions Interface. Signal to control external memory buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MCS16           | 0<br>3-state                   | Special Functions Interface. Signal to control external memory buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| MCS8EQ          | 0<br>3-state                   | Special Functions Interface. Signal control an external memory buffer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EARD            | 0<br>active-low                | Special Functions Interface. Chip select for external attribute memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ACK             | 0<br>active-low                | I/O Interface. When ACK = low indicates that the address applied to PA[9:0] is within the configured address range.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IREQ            | 0<br>active-low<br>8 mA driver | <b>PCMCIA</b> Interface. IREQ = low indicates the host requested an interrupt from the I/O range using the INTO signal. IREQ is monitored by the socket service and, dependent on the configuration, is connected to one of the host Interrupts, for example a COM1 or COM2 interrupt. IREQ is activated from the Card Configuration Register (CCR) which enables either pulsed-interrupt (D6 = low) with minimal pulse length of 1 $\mu$ s. or a level-interrupt (D6 = high) which is reset when interrupt is processed by the host. |

OKI SEMICONDUCTOR

| Pin Name | Pin Type                            | Description                                                                                                                                                                                                                                                                                                                                          |
|----------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PD[7:0]  | I/O<br>4 mA driver                  | PCMCIA Interface. Data lines from/to the PCMCIA interface which read attribute memory, read/write the Card<br>Configuration Register (CCR), and exchange data with the I/O interface.                                                                                                                                                                |
| PA[9:0]  | ł                                   | PCINCIA Interface. Address lines which contain the attribute memory address and the Card Configuration Register (CCR), as well as the driving address decoder.                                                                                                                                                                                       |
| STCH     | 0<br>8 mA driver                    | <b>PCMCIA Interface.</b> When RIEN is set in the Card Configuration Register (CCR), the signal at $\overline{RI}$ is reflected on STCH; in all other cases STCH = high.                                                                                                                                                                              |
| SPKR     | Fan-out<br>8 mA driver              | PCMCIA Interface. If Audio is set in the Card Configuration Register (CCR) and the MSM60801 is configured, the<br>inverted signal of Audio is reflected on SPKR; in all other cases SPKR = high.                                                                                                                                                     |
| REG      | <br>active-low<br>pull-up >10k      | <b>PCMCIA Interface.</b> $\overline{\text{REG}}$ = low indicates a read or write access to the attribute memory range ( $\overline{\text{OE}}$ and $\overline{\text{WR}}$ ), or to the I/O address range ( $\overline{\text{IOWR}}$ and $\overline{\text{IORD}}$ ). For access to the common memory, PCMCIA requires $\overline{\text{REG}}$ = high. |
| DISBD    | l<br>active-low<br>pull-up > 10k    | 1/0 Interface. When DISBD = low and PD[7:0] is configured as inputs for I/O read access, the Integrated I/O driver is not used.                                                                                                                                                                                                                      |
| DISEE    | l<br>active-low<br>pull-up > 10k    | 1/0 Interface. DISEE = low disables the BUSY signal of the internal state machine. Attribute memory can only be written to or from the Special Function Interface.                                                                                                                                                                                   |
| TEST     | l<br>pull-up > 10k                  | Test Pln. TEST = high indicates the state machine is clocked at CLK/128. TEST = low indicates the state machine is<br>clocked at CLK/2.                                                                                                                                                                                                              |
| INPACK   | 0<br>active-low<br>8 mA driver      | PCMCIA Interface. INPACK = Iow Indicates a successful I/O read access. If the MSM60801 is configured independent<br>of the address, it reacts to all I/O read cycles, and activates INPACK with IORD. ACK = Iow indicates the applied address<br>correlates with the configured I/O address range.                                                   |
| RESET    | l<br>active-high<br>Schmitt Trigger | PCMCIA Interface. RESET = high resets the MSM60801 and clears the Card Configuration Register (CCR). Until<br>configured again, the MSM60801 behaves as a memory-only interface. The EEPROM content is copied into attribute<br>memory, and during copying. IREO is activated by the MSM60801.                                                       |
| EXT      | i<br>active-high<br>pull-up > 10k   | VO Interface. EXT = high enables writing to attribute memory from the special function port/interface.                                                                                                                                                                                                                                               |
| IOWR     | l<br>active-low<br>pull-up > 10K    | PCMCIA Interface. IOWR = low indicates a WR signal for write access to the I/O range. IOWR is passed on as IWR to the I/O range. ACK = 0 is the address applied to PA[9:0] within the configured address range.                                                                                                                                      |
| Audio    | l<br>Schmitt-Trigger                | Special Functions Interface. If Audio is set in the Card Configuration Register (CCR) and the MSM60801 is configured,<br>the inverted signal of Audio is reflected on SPKR; in all other cases SPKR = high.                                                                                                                                          |

PCMCIA Interface.  $\overline{CE2} \neq$  low enables an odd numbered of address bytes for example,

 $\overline{CE2}$  = low. Note that even numbered addresses are not released with  $\overline{CE2}$  = low.

an AO = high address. If an address is applied with AO = high, it can be processed only with

the I/O range. ACK = 0 when the address applied to PA[9:0] is within the configured address range,

PCMCIA Interface. IORD = low Indicates an RD signal for read access to the I/O range. IORD is passed on as IRD to

PCMCIA Interface. WE is used to write data on the data bus PD[7:0] to attribute memory, or to the Card Configuration Register (CCR) addressed via PA[9:0]. IREQ = high indicates the interface is configured as a memory-only interface.

PCMCIA Interface. DE = low brings attribute memory or Card Configuration Register (CCR) contents selected via

PCMCIA Interface. When CE1 - low even numbered address bytes are enabled, for example and address with A0 =

low. If an address is applied with A0 = low, it is processed only with  $\overline{CE1}$  = low. Note that odd numbered addresses are not released with  $\overline{CE1}$  = low. For access to attribute memory and configuration registers, addresses with A0 = low are

### PIN DESCRIPTIONS (Continued)

6 OKI SEMICONDUCTOR

1 active-low

pull-up > 10k

1 active-low

puli-up > 10K

active-low puli-up > 10K

> Т active-low

pull-up > 10k

1

active-low pull-up > 10k

**CE2** 

IORD

WE

ŌĒ

**CE1** 

PA[9:0] to the data bus PD[7:0].

the only valid addresses.

## PIN DESCRIPTIONS (Continued)

| Pin Name | Pin Type                   | Description                                                                                                                                                                                                                                                         |
|----------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VPP1     | i<br>Schmitt-Trigger       | PCMCIA talerface. V <sub>PP1</sub> programming voltage control line which enables a write to attribute memory and to the<br>EEPROM.                                                                                                                                 |
| IOis8    | 0                          | Special Functions Interface. Output reflects the IOIs8 status in the Card Configuration Register (CCR).                                                                                                                                                             |
| ICS16    | 0<br>active-low<br>3-state | I/O Interface. ICS16 = low indicates an I/O Interface for 16-bit access. ACK = O indicates the PA[9:0] address is within range.                                                                                                                                     |
| BD[7:0]  | 1/0                        | I/O Interface. Bidirectional data line to I/O Interface                                                                                                                                                                                                             |
| MCS      | l<br>active-low            | Special Functions Interface. MCS = low enables access to registers and ports in the special function range.                                                                                                                                                         |
| IWR      | O<br>active-low<br>3-state | <b>1/0 Interface</b> . IWR = low indicates the host I/O interface is configured with IOWR passed on as IWR on the I/O interface, if the PA(9:0) address is within the configured address range. ACK = 0 indicates the PA(9:0) address is within the range.          |
| ICS8     | 0<br>active-low<br>3-state | 1/O Interface. ICSB = low indicates the I/O interface for 8-bit access. ACK = 0 indicates the PA[9:0] address is within range.                                                                                                                                      |
| IRD      | 0<br>active-low<br>3-state | <b>I/O Interface.</b> IRD = low indicates the host I/O interface is configured, with IORD passed on as IRD on the I/O interface, if the PA[9:0] address is within the configured address range. $\overline{ACK} = 0$ indicates the PA[9:0] address is within range. |

#### FUNCTIONAL DESCRIPTION

#### **Attribute Memory**

Attribute memory contains 120 x 8 bits of RAM, which is normally write protected, and starts at address 00 hex. Additionally, several registers are contained within attribute memory for PCMCIA programming of both the MSM60801 and the Configuration Registers. For additional information on attribute memory, refer to "Configuration Registers" and the following figure.



For access to attribute memory, only addresses with PA0 = 0 are valid (even numbered address bytes). Attribute memory is reloaded from the serial EEPROM for hardware resets via RESET or for soft resets via the Card Option Register (COR). Attribute memory stores, among other data, the Card Information Structure (CIS) data the host needs to configure a PCMCIA card. An option is available to access extended external attribute memory. If 200 hex to 3FF hex addresses are accessed, the MSM60801 generates a chip select signal on the EARD pins.

#### **Attribute Memory Read**

Read accesses to attribute memory are explained in this section. The host applies an address of the attribute memory via the address lines PA[9:0] to the MSM60801, selects an "even-byte" access to the card with  $\overline{CE} = 0$ , and pulls  $\overline{REG}$  and  $\overline{OE}$  low.

| Function Mode        | REG | CE2 | CET | PAO | ŌĒ | WE | PD[7:0]   |
|----------------------|-----|-----|-----|-----|----|----|-----------|
| Standby mode         | X   | н   | н   | X   | X  | X  | High-Z    |
| 8-bit byte access    | L   | н   | L   | L   | L  | Н  | Even byte |
|                      | L   | н   | L   | н   | L  | н  | Not valid |
| 16-bit byte access   | L   | L   | L   | x   | L  | н  | Even byte |
| Odd-byte-only access | L   | L   | н   | х   | L  | н  | High-Z    |

#### Attribute Memory Write

Under normal operation, attribute memory is write protected except the Configuration Registers. To write to the CIS-range within the attribute memory,  $V_{PP1}$  must be high. The host applies the byte address of the attribute memory via the address lines PA[9:0] to the MSM60801, selects an "even-byte" access to the card with  $\overline{CE1}$ =0, and pulls  $\overline{REG}$  and  $\overline{WE}$  low. The last valid condition of the data PD[7:0] before  $\overline{WE}$  or before  $\overline{CE1}$  returns to high and is stored as a valid data word.

| Function Mode        | REG | CE2 | CE1 | PAO | ŌE | WE | PA[7:0]   |
|----------------------|-----|-----|-----|-----|----|----|-----------|
| Standby mode         | X   | н   | н   | X   | X  | х  | XXX       |
| 8-bit byte access    | L   | н   | L   | L   | н  | L  | Even byte |
|                      | L   | н   | L   | н   | н  | L  | XXX       |
| 16-bit byte access   | L   | L   | L   | X   | н  | L  | Even byte |
| Odd-byte-only access | L   | L   | н   | X   | н  | L  | XXX       |

For  $V_{PP1}$  = high, only the volatile copy of the MSM60801 attribute memory is written to, not to the static attribute memory in the EEPROM. To copy the contents of the MSM60801 attribute memory to the EEPROM,  $V_{PP1}$  needs to be set "high," and a write access to address 106 hex must be performed. The MSM60801 starts to erase the EEPROM and copies the attribute memory and the available base addresses to the EEPROM.

#### I/O Interface

The I/O interface consists of the major MSM60801 functions. The device enables I/O access of the host as an address decoder, according to the PCMCIA standard. The host writes the base address and size (window size) of the address range, acting as I/O address range, to the Configuration Option Register (COR). After configuration, the MSM60801 recognizes I/O accesses to this address range and passes the information to the I/O interface. Reference to ACK is made at various places in this data sheet.

Internal signals to the MSM60801 go low when the address applied to PA[9:0] is within the configured address range. The chip selects  $\overline{ICS8}$  for 8-bit and  $\overline{ICS16}$  for 16-bit access and is active only when a valid when I/O access is performed and the address is within the configured address range.

The BD data bus, IWR and IRD, are used for applications without a bus interface. These signals can also be used to reduce power-consumption in applications with a bus interface when the timing requirements of the BD data bus and the control signals are fulfilled. In other cases, the application has to use the PD bus and the IOWR and IORD of the PCMCIA interface.

#### I/O Interface Write

 $\overline{IWR}$  is the write signal to the periphery connected to the I/O interface (such as a modem). In case of a valid I/O-write-access to the configured address range the input signal  $\overline{IOWR}$  is passed on as  $\overline{IWR}$ . If the access is not valid,  $\overline{IWR}$  remains high:

 $\overline{IWR} = \overline{IOWR} + \overline{REG} + \overline{ACK} + (\overline{CE1} + \overline{CE2})$ 

| Function Mode        | REG | CE2 | CET | PAO | IORD | IOWR | IRD | IWR  | PD[7:0]   |
|----------------------|-----|-----|-----|-----|------|------|-----|------|-----------|
| Standby mode         | X   | н   | н   | X   | X    | X    | н   | н    | XXXXX     |
| 8-bit byte access    | L   | н   | L   | L   | н    | L    | н   | TOWR | Even byte |
|                      | L   | н   | L   | н   | н    | L    | н   | IOWR | Odd byte  |
| 16-bit word access   | L   | L   | L   | L   | H    | L    | н   | IOWR | Even byte |
| Odd-byte-only access | н   | X   | X   | X   | н    | L    | н   | н    | xxxx      |

#### I/O Interface Read

**IRD** is the read signal to the periphery connected to the I/O interface (for example, modem). In case of a valid I/O-read-access to the configured address range, **IORD** is passed on as **IRD**. If the access is not valid, **IRD** remains high:

 $\overline{IRD} = \overline{IORD} + \overline{REG} + \overline{ACK} + (\overline{CE1} * \overline{CE2})$ 

| Function Made        | REG | CE2 | CE1 | PAO | IORD | IOWR | IRD  | ĪŴR | PD[7:0]   |
|----------------------|-----|-----|-----|-----|------|------|------|-----|-----------|
| Standby mode         | X   | н   | н   | X   | X    | X    | н    | н   | XXXX      |
| 8-bit byte access    | L   | н   | L   | L   | L    | н    | IORD | н   | Even byte |
|                      | L   | н   | L   | н   | L    | H    | IORD | н   | Odd byte  |
| 16-bit word access   | L   | L   | L   | L   | L    | H    | IORD | н   | Even byte |
| Odd-byte-only access | н   | х   | X   | X   | L    | н    | н    | н   | XXXX      |

### Card Reset and Load

After a RESET, the host waits at least 20 ms for setup before MSM60801 access is allowed. The MSM60801 sets  $\overline{IREQ}$  low to avoid being accessed. As every PCMCIA card after RESET is unconfigured and seen as a memory-only card,  $\overline{IREQ}$  acts as  $\overline{BUSY}$ .  $\overline{IREQ}$  = low tells the host the MSM60801 is not yet capable of reacting to host access.

After a RESET, attribute memory and the available base addresses for the address decoder and the Peripheral Control Register are loaded from an EEPROM connected to the EEPROM interface. When the load procedure is complete, the busy signal is removed, for example IREQ goes high again. Time for completion of the load procedure can be calculated as follows:

tw<sub>IREQ</sub> (ms) = 0.6 / clock frequency (MCLK/MHz)

Attribute memory can now be read by the host, and registers can be accessed.

<sup>10</sup> 

#### REGISTERS

#### **Configuration Registers**

The MSM60801 has two configuration registers for PCMCIA 2.0 standards, the Configuration Option Register (COR) and the Card Configuration Register (CCR), as well as the Chip Version Number Register (CVR) which is used for the version number of the chip.

## Configuration Option Register Index: 100 Hex

The Configuration Option Register (COR), located on one side, is used to configure the MSM60801. On the other side of the Configuration Option Register, a reset can be triggered by setting a particular bit.



| Bit(s)        |           | Configuration Option Register Description                                                                                                                                                                                                                                                                      |                                                |                                                                                        |  |  |  |  |  |  |
|---------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| D7<br>Sreset  | bit SRESE | When SRESET = 1, a reset is initiated. This reset differs from the one forced by a "high" on the RESET input only by not resetting the<br>bit SRESET. The attribute memory is loaded newly. With the SRESET signal the external periphery can be reset, this signal is also active<br>during a hardware RESET. |                                                |                                                                                        |  |  |  |  |  |  |
| D6<br>LeviREQ |           | When LevIREQ = high, the IREQ pin operates as a Level Interrupt. When LevIREQ = low, the interrupt is a pulse. The width of the interrupt pulse is calculated as: twipeo (µs) = 48/clock frequency (MCLK / MHz).                                                                                               |                                                |                                                                                        |  |  |  |  |  |  |
| 05            | When CO   | When CONF = high, the PCMCIA interface of the MSM60801 is configured as I/O and I/O access is permitted.                                                                                                                                                                                                       |                                                |                                                                                        |  |  |  |  |  |  |
| CONF          |           |                                                                                                                                                                                                                                                                                                                |                                                | •                                                                                      |  |  |  |  |  |  |
| D4, D3        |           |                                                                                                                                                                                                                                                                                                                |                                                | ddress window, which is written by the host and used by the address decoder to decode. |  |  |  |  |  |  |
|               |           |                                                                                                                                                                                                                                                                                                                |                                                |                                                                                        |  |  |  |  |  |  |
| D4, D3        | Window s  | size conta                                                                                                                                                                                                                                                                                                     | ins the size of the a                          |                                                                                        |  |  |  |  |  |  |
| D4, D3        | Window s  | size conta                                                                                                                                                                                                                                                                                                     | ins the size of the a<br>Window Size           |                                                                                        |  |  |  |  |  |  |
| D4, D3        | Window s  | ize conta<br>03<br>0                                                                                                                                                                                                                                                                                           | ins the size of the a<br>Window Size<br>8 byte |                                                                                        |  |  |  |  |  |  |

#### **Base Address Registers**

The following table lists the start address of the address windows to be decoded.

| 03 | D2 | 00 | Base Address Register Selection |
|----|----|----|---------------------------------|
| 0  | 0  | 0  | Base Address Register 0         |
| 0  | 0  | 1  | Base Address Register 1         |
| 0  | 1  | 0  | Base Address Register 2         |
| 0  | 1  | 1  | Base Address Register 3         |
| 1  | 0  | 0  | Base Address Register 4         |
| 1  | ٥  | 1  | Base Address Register 5         |
| 1  | 1  | 0  | Base Address Register 6         |
| 1  | 1  | 1  | Reserved                        |

There are seven base address registers whose content is loaded after a RESET from the EEPROM. The base address registers are in the attribute memory range and can only be written to when  $V_{PP1}$  = high.

| D7 ~ D0        | Base Address |
|----------------|--------------|
| Base Address 0 | F0 hex       |
| Base Address 1 | F2 hex       |
| Base Address 2 | F4 hex       |
| Base Address 3 | F6 hex       |
| Base Address 4 | F8 hex       |
| Base Address 5 | FA hex       |
| Base Address 6 | FC hex       |

The start address is within the 10-bit address range of the MSM60801, selectable in 4-byte steps, where the 2 lower address bits are 0 and the upper 8 bits of the address are stored as the base address in the base address register (e.g., start address 3F8 hex = FE hex in the base address register). If the content of the base address register is "00" hex, and that base address is selected, every I/O access ( $\overline{IOWR}$ ,  $\overline{IORD}$ ,  $\overline{ICS}$ , etc.) is passed on to the I/O interface (independent address window).

## Card Configuration Register Index: 102 Hex

The Card Configuration Register (CCR) contains information about the status of the card and releases various I/Os of the MSM60801.



| Bit(s)              | Card Configuration Register Description                                                                                                     |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| D6<br>SigChg        | This bit has no function and has a readable status.                                                                                         |
| <b>D5</b><br>10is8  | When IOis8 = high, this bit provides high output.                                                                                           |
| D4<br>Rien          | When RiEN = high this bit is set and the card is configured, and STCH outputs the inverse signal of $\overline{R}$ ; otherwise STCH = high. |
| <b>D3</b><br>Audio  | When Audio = high this bit is set and the card is configured, and SPKR has the inverse output signal of Audio; otherwise SPKR = high.       |
| <b>D2</b><br>PwrDwn | When PwrDwn = high, the contents of this bit is output to the PwrDwn pin.                                                                   |
| D1<br>intr          | The contents of intr reflect the status of the INTO pin and is read-only.                                                                   |

#### Chip Version Number Register Index: 180 Hex ~ 1FE Hex

The Chip Version Number Register (CVR) is an 8-bit code used for the chip version number, and is read only.

## Image Base Address Register Index: 104 Hex

The Image Base Address Register (IBR) is an 8-bit wide code which provides a copy of the configured base address, and is read-only.

#### **Configuration Register Read**

Read access to one of the Configuration Registers does not differ from the read access to attribute memory.

#### **Configurations Register Write**

Write access to one of the Configuration Registers differs from write access to attribute memory only because it is also possible when  $V_{PP1} = low$ .

#### **Peripheral Configuration Register**

The Peripheral Configuration Register (M0) is in attribute memory range and can be written to only when  $V_{PP1}$  = high. The contents of the Peripheral Configuration Register are stored in the EEPROM. This register can be read from the connected peripheral and the special function data bus ED[7:0] at address EADR[3:0] = 2. The content of the Peripheral Configuration Register is brought to ED[7:0] inverted.

#### **EEPROM INTERFACE**

The MSM60801 is connected via a serial EEPROM interface to a 128x8 EEPROM. The serial receive and transmit data transfer is synchronized by the EESK signal, with a square wave of the frequency CLK/128. EESK is generated only when the EEPROM is accessed, such as during initialization after a RESET and a write to the EEPROM ( $V_{PP1}$  = high). Data lines EEDO and EEDI are latched with the rising edge of EESK, and start a write access only when  $V_{PP1}$  is set to high. Fore additional infomation on the EEPROM interface, refer to the "MSM60801 PCMCIA Card Interface LSI Application Note".

To start a write access, address 106 hex in attribute memory must to be written to. Once attribute memory has been written to, access is not possible until writing is complete. If the MSM60801 is not configured as an I/O interface, IREQ becomes active (low) during write access.

#### **EEPROM Read Address**

To read data from the EEPROM, EECS must be set to high. The MSM60801 then transmits a 'read' command to the EEPROM on line EEDI. The format is shown in the following table.

|    | Read Op Code 10 |    |  |  |  |
|----|-----------------|----|--|--|--|
| 0  | Clock idle      | 0  |  |  |  |
| 1  | Clock start     | 1  |  |  |  |
| 2  | Op code 1B      | 1  |  |  |  |
| 3  | Op code 2B      | ۵  |  |  |  |
| 4  | Address         | A6 |  |  |  |
| 5  | Address         | A5 |  |  |  |
| 6  | Address         | A4 |  |  |  |
| 7  | Address         | A3 |  |  |  |
| 8  | Address         | A2 |  |  |  |
| 9  | Address         | A1 |  |  |  |
| 10 | Address         | A0 |  |  |  |
| 11 | Dummy           | 0  |  |  |  |

The next eight clock cycles deliver the data of the addressed EEPROM memory cell via EEDO. The read access is complete by pulling EECS low. The format is shown in the following table.

| R  | Read Op Code 10 |    |  |  |
|----|-----------------|----|--|--|
| 12 | Data            | 07 |  |  |
| 13 | Data            | D6 |  |  |
| 14 | Data            | D5 |  |  |
| 15 | Data            | D4 |  |  |
| 16 | Data            | D3 |  |  |
| 17 | Data            | D2 |  |  |
| 18 | Data            | D1 |  |  |
| 19 | Data            | DO |  |  |
| 20 | Dummy           | 0  |  |  |

## EEPROM Write Address

To write data to the EEPROM it is activated by setting EECS to high. After a 'write' command, the address and the data word to be stored are transmitted via EEDI to the EEPROM. After this sequence a pulse of 1  $\mu$ s minimum is transmitted on EECS, the EEPROM confirms successful write access with a high signal on EEDO. The format is shown in the following table.

| Write Op Code 01 |             |            |  |
|------------------|-------------|------------|--|
| 0                | Clock idle  | 0          |  |
| 1                | Clock start | 1          |  |
| 2                | Op code 1B  | 1          |  |
| 3                | Op code 2B  | 0          |  |
| 4                | Address     | A6         |  |
| 5                | Address     | A5         |  |
| 6                | Address     | <b>A</b> 4 |  |
| 7                | Address     | A3         |  |
| 8                | Address     | A2         |  |
| 9                | Address     | A1         |  |
| 10               | Address     | AO         |  |
| 11               | Data        | D7         |  |
| 12               | Data        | D6         |  |
| 13               | Data        | D5         |  |
| 14               | Data        | D4         |  |
| 15               | Data        | D3         |  |
| 16               | Data        | D2         |  |
| 17               | Data        | D1         |  |
| 18               | Data        | DO         |  |
| 19               | Dummy       | 0          |  |
| 20               | Dummy       | 0          |  |

#### **EEPROM Erase Address**

To erase the EEPROM, it is activated by setting EECS to high. The 'erase' command is then transmitted via EEDI to the EEPROM. The format is shown in the following table.

|    | Erase Op Code 010 |   |  |  |
|----|-------------------|---|--|--|
| Ó  | Clock idle        | D |  |  |
| 1  | Clock start       | 1 |  |  |
| 2  | Op code 1B        | 0 |  |  |
| 3  | Op code 2B        | Ô |  |  |
| 4  | Op code 38        | 1 |  |  |
| 5  | Op code 4B        | 0 |  |  |
| 6  | Dummy             | 0 |  |  |
| 7  | Dummy             | 0 |  |  |
| 8  | Dummy             | 0 |  |  |
| 9  | Dummy             | 0 |  |  |
| 10 | Dummy             | 0 |  |  |
| 11 | Dummy             | 0 |  |  |

After this sequence, a low pulse of 1  $\mu$ s is transmitted via EECS, and the EEPROM answers with a high signal on EEDO upon a successful erase access. The erase process is performed only in conjunction with a write process. For a write access, the whole EEPROM is first erased and then written to.

## EEPROM Erase / Write Enable Address

To program the EEPROM, it is first activated by setting EECS to high. EWEN is then transmitted via EEDI to the EEPROM. EWEN is used by the MSM60801, only in conjunction with a write process. The format is shown in the following table.

| Erase/write Enable Op Code 011 |             |   |  |
|--------------------------------|-------------|---|--|
| 0                              | Clock idle  | 0 |  |
| 1                              | Clock start | 1 |  |
| 2                              | Op code 1B  | 0 |  |
| 3                              | Op code 2B  | 0 |  |
| 4                              | Op code 38  | 1 |  |
| 5                              | Op code 48  | 1 |  |
| 6                              | Dummy       | 0 |  |
| 7                              | Dummy       | 0 |  |
| 8                              | Dummy       | 0 |  |
| 9                              | Dummy       | 0 |  |
| 10                             | Dummy       | 0 |  |
| 11                             | Dummy       | 0 |  |

OKI SEMICONDUCTOR

#### SPECIAL FUNCTIONS

#### **Address Mapping**

By use of the peripheral data bus ED[7:0], it is possible to read out the Peripheral Configuration Register (M0) and configure a bidirectional port to read or write. The peripheral address bus enables addressing of these functions and generates various chip selects ( $\overline{CS}$ [3:0]). For each of these accesses,  $\overline{MCS}$  is to be pulled low. For read and write access,  $\overline{RD}$  is to be pulled low.

| EADR[3:0] | Register                          | Č\$[3:0]             |
|-----------|-----------------------------------|----------------------|
| 0 hex     | -<br>-                            | <u>CS1</u> = 0       |
| 1 hex     |                                   | -                    |
| 2 hex     | Peripheral Configuration Register |                      |
| 3 hex     | _                                 | -                    |
| 4 hex     | -                                 | <u>CS2</u> = 0       |
| 5 hex     |                                   | -                    |
| 6 hex     | Bidirectional port                | CS3 = 0              |
| 7 hex     | Configuration port                | -                    |
| 8 hex     | -                                 | $\overline{CSO} = 0$ |
| 9 hex     | -                                 | <u>CSO</u> = 0       |
| A hex     | -                                 | <u>CS0</u> = 0       |
| B hex     | -                                 | <u>CS0</u> = 0       |
| C hex     | -                                 | <u>CS0</u> = 0       |
| D hex     |                                   | <u>CSO</u> = 0       |
| E hex     | -                                 | <u>CS0</u> = 0       |
| F hex     |                                   | <u>CS0</u> = 0       |

ED[7:0] are data bus connections and POD[7:0] are port I/Os. The direction of the port, address 6 hex, is changed by the Configuration Register of that particular port at address 7 hex (ED[7:0] = low -> POD[7:0] = input). After a RESET, the port is configured as input. When configured as output, the output value can be read back.

Note: Each bit on the port can be programmed independently, either as input or output.

18

## Attribute Memory Description for EXT = 1 Only

If after a RESET and while busy is still set, a logic "1" is written to ED[7:0] at memory location D7 of the Peripheral Configuration Register and can only be written to when EXT = 1. The MSM60801 switches to a special mode where it can be written to attribute memory via data lines ED[7:0].  $\overline{CS0}$  then selects the attribute memory, and the ED[7:0] bus, in this case, is common address bus and data bus.

When ALE = high the address of the attribute memory (00 hex - 7F hex) on the data bus ED[7:0] is stored in which during ALE = low a data word is written with  $\overline{WR}$  = low. The attribute memory can not be read out. Resetting bit D7 in the Peripheral Configuration Register brings the MSM60801 back to normal mode. This action must only be performed after some delay to ensure the internal state machine reading the EEPROM has been finished.

The waiting time can be calculated as:

#### $tw_{AIT}$ (ms) = 0.6 / clock frequency (MCLK/MHz)

To block write access to the Peripheral Configuration Register (M0), EXT can be set low.

## **ELECTRICAL CHARACTERISTICS**

## Absolute Maximum Ratings

|                       |                  |           | Rated | Value |      |
|-----------------------|------------------|-----------|-------|-------|------|
| Parameter             | Symbol           | Condition | Min   | Max   | Unit |
| Power supply voltage  | V <sub>CC</sub>  |           | -0.5  | 6.0   | V    |
| Operating temperature | T <sub>OP</sub>  |           | -20   | +70   | °c   |
| Storage temperature   | T <sub>stg</sub> |           | -40   | +85   | 1 °  |

Note: The functionality after a single "reflow" soldering cycle is guaranteed.

#### **Recommended Operating Conditions**

| Parameter             | Symbol          | Condition | Raled Value | Unit      |
|-----------------------|-----------------|-----------|-------------|-----------|
| Power supply voltage  | V <sub>DD</sub> |           | +5 V ±10%   |           |
| Operating temperature | Та              |           | -20 ~ +70   | <b>0°</b> |

## DC Characteristics (V<sub>DD</sub> = 5.5 V, V<sub>SS</sub> = 0V)

|                          |                  |                                   |       | Rated Val | 16                   |      |  |     |  |  |  |  |     |   |
|--------------------------|------------------|-----------------------------------|-------|-----------|----------------------|------|--|-----|--|--|--|--|-----|---|
| Parameter                | Symbol           | Condition                         | Mio   | Тур       | Max                  | Unit |  |     |  |  |  |  |     |   |
| "H" level input voltage  | ViH1             |                                   | 2.2   | -         | V <sub>CC</sub> +0.5 | v    |  |     |  |  |  |  |     |   |
|                          | V <sub>IH2</sub> | Schmitt Trigger                   | 2.3   | -         | V <sub>CC</sub> +0.5 | v    |  |     |  |  |  |  |     |   |
| "L" level input voltage  | V <sub>IL1</sub> |                                   | -0.5  |           |                      |      |  | 0.5 |  |  |  |  | 0.8 | v |
|                          | V <sub>IL2</sub> | Schmitt Trigger                   |       | -         | 0.0                  | v    |  |     |  |  |  |  |     |   |
| "H" level output voltage | V <sub>OH1</sub> | i <sub>OH</sub> = -4 mA           | - 3.7 |           |                      |      |  | v   |  |  |  |  |     |   |
|                          | V <sub>OH2</sub> | l <sub>OH</sub> = -8 mA           |       | -         | -                    | v v  |  |     |  |  |  |  |     |   |
| "L" level output voltage | Volt             | I <sub>DL</sub> = 4 mA            |       | 1         |                      |      |  |     |  |  |  |  |     |   |
|                          | V <sub>OL2</sub> | i <sub>OL</sub> = 8 mA            | _     | -         | 0.4                  | V    |  |     |  |  |  |  |     |   |
| "H" level input current  | 1 <sub>III</sub> | V <sub>IL</sub> = 0.8 V           |       |           |                      |      |  |     |  |  |  |  |     |   |
| "L" level input current  | I <sub>IL</sub>  | V <sub>IH</sub> = V <sub>GC</sub> | -     | -         | 10                   | μA   |  |     |  |  |  |  |     |   |

Note: Typical condition is 3 V and  $T_j = 25^{\circ}C$ ; typical process.

20

## AC Characteristics - Attribute Memory Read

|                             |                      | Rated | Value |      |
|-----------------------------|----------------------|-------|-------|------|
| Function                    | Symbol               | Min   | Max   | Unit |
| Read cycle time             | tc <sub>(R)</sub>    | 300   | -     |      |
| Address access time         | ta <sub>(A)</sub>    | _     | 250   | - ns |
| Card enable access time     | ta(CE)               |       | 400   | ns   |
| Output enable access time   | ta(OE)               | -     | 100   |      |
| Output disable time from OE | tdis <sub>(OE)</sub> |       |       | ns   |
| Output disable time from CE | tdis <sub>(CE)</sub> | -     | 20    |      |
| Output enable time from OE  | ten <sub>(OE)</sub>  | -     |       |      |
| Output enable time from CE  | ten(CE)              | 5     | -     | ns   |
| Data valid from add change  | IV(A)                | 0     | -     |      |
| Delay EARD from DE          | td <sub>ERD</sub>    | _     | 10    | - ns |

Note: EARD is only active when the PA[9:0] address is in the range of 200 hex to 3FF hex; the MSM60801 data bus remains 3-state.



Figure 1. Attribute Memory Read Timing

## AC Characteristics - Attribute Memory Write

|                    |                    | Rated Value |     |      |
|--------------------|--------------------|-------------|-----|------|
| Function           | Symbol             | Min         | Max | Unit |
| Write cycle time   | tc <sub>(W)</sub>  | 250         | -   |      |
| Address setup time | ts(A)              | 0           | -   | ns   |
| Write pulse width  | tw <sub>(WE)</sub> | 100         | -   |      |
| Data setup time    | ts <sub>(D)</sub>  | 60          | -   | ns   |
| Address hold time  | th <sub>(A)</sub>  |             |     | Г    |
| Data hold time     | th <sub>(D)</sub>  | 20          | _   | ns   |

Note: The  $\overline{CE}$  timing is identical with the  $\overline{WE}$  timing, the write cycle can be controlled by either  $\overline{WE}$  or  $\overline{CE}$  control.



Figure 2. Attribute Memory Write Timing

## AC Characteristics - I/O Output

|                                        |                   | Rated | Value |         |
|----------------------------------------|-------------------|-------|-------|---------|
| Function                               | Symbol            | Min   | Max   | Unit    |
| Address setup before IOWR              | ts <sub>A</sub>   | 70    | -     |         |
| ACK delay after address valid          | td <sub>ACK</sub> | -     | 20    | ns      |
| REG setup before IOWR                  | tSREG             | 5     |       |         |
| CE setup before IOWR                   | ts <sub>CE</sub>  | ]     | _     | ns      |
| ICS8 / ICS16 bit after I/O cycle valid | td <sub>iCS</sub> | -     | 8     |         |
| PD data setup before IOWR              | ts <sub>D</sub>   | 60    | -     | ns      |
| IOWR width time                        | twiowR            | 165   | -     |         |
| IWR delay after IOWR                   | td <sub>iwa</sub> | -     | 8     | ns      |
| Address hold following IOWR            | th <sub>A</sub>   | 20    | -     |         |
| REG hold following IOWR                | th <sub>REG</sub> | 0     | -     | ns      |
| CE hold following IOWR                 | th <sub>CE</sub>  | 5     | -     |         |
| PD data hold following IOWR            | th <sub>D</sub>   | 30    | -     | ns      |
| BD data delay following IOWR           | td <sub>BD</sub>  | -     | 15    | <b></b> |
| BD data hold following IOWR            | th <sub>BD</sub>  | 4     | _     | ns      |



OKI SEMICONDUCTOR 2

## AC Characteristics - I/O Input

| Function                           |                      | <b>Aated Value</b> |     | I   |  |
|------------------------------------|----------------------|--------------------|-----|-----|--|
|                                    | Symbol               | Min                | Məx | Uni |  |
| Address setup before IORD          | ts <sub>A</sub>      | 70                 | -   |     |  |
| Address hold following IORD        | th <sub>A</sub>      | 20                 | -   | ns  |  |
| ACK delay after address valid      | td <sub>ACK</sub>    | -                  | 20  | ns  |  |
| IORD width time                    | twioRD               | 165                | -   |     |  |
| REG setup before IORD              | ts <sub>REG</sub>    | 5                  |     | ns  |  |
| REG hold following IORD            | th <sub>REG</sub>    | 0                  |     |     |  |
| CE setup before IORD               | ts <sub>CE</sub>     | 5                  |     | ns  |  |
| CE hold following IORD             | th <sub>CE</sub>     | 2                  | _   |     |  |
| IRD delay after IORD               | 1d <sub>IRD</sub>    |                    | 8   | ns  |  |
| ICS 8/16-bit after I/O cycle valid | td <sub>iCS</sub>    | -                  | a   |     |  |
| INPACK delay falling from IORD     | 6.1                  |                    |     |     |  |
| INPACK delay rising from IORD      | to <sub>INPACK</sub> | -                  | 10  | ns  |  |
| PD data delay after IORD           | tdioRD               | -                  | 100 |     |  |
| PD data hold following IORD        | th <sub>IORD</sub>   | 0                  | -   | ns  |  |
| BD data delay following IORD       | td <sub>BD</sub>     | -                  | 70  |     |  |
| BD data hold following IORD        | th <sub>BD</sub>     | 0                  | -   | ns  |  |



Figure 4. I/O Input Timing

## AC Characteristics - Special Functions Write

| Function [1]                         |                   | Rated Value |     | T    |
|--------------------------------------|-------------------|-------------|-----|------|
|                                      | Symbol            | Min         | Max | Unit |
| Address setup before WR              | ts <sub>ADR</sub> | 10          | -   | nş   |
| CS delay after address valid         | td <sub>ADR</sub> |             | 10  |      |
| CS delay after MCS active            | td <sub>MCS</sub> | 20          | -   | ns   |
| ALE width time <sup>[2]</sup>        | tw <sub>ALE</sub> |             |     |      |
| ED address setup time before ALE low | ts <sub>AD</sub>  | 5           | -   | ns   |
| ED address hold after ALE            | th <sub>AD</sub>  |             | -   |      |
| ED data setup before WR              | ts <sub>ED</sub>  | 10          | -   | ns   |
| ED data hold following WR            | th <sub>ED</sub>  |             |     |      |
| WR width time                        | twwR              | 20          | -   | ns   |
| Port data valid following WR low     | td <sub>PD</sub>  |             | 30  |      |

Chip selects CS[3:0] are only active when the EADR[3:0] address is in the specified range and MCS is low.
 ALE and the address on the multiplexed address/data bus is only used in conjuction with the description of the attribute memory.



Figure 5. Special Functions Write Timing

## **AC Characteristics - Special Functions Read**

| Function                     |                   | Rated Value |     |      |
|------------------------------|-------------------|-------------|-----|------|
|                              | Symbol            | Min         | Max | Unit |
| Address setup before RD      | ts <sub>ADR</sub> | 10          | -   | ns   |
| CS delay after address valid | td <sub>ADR</sub> |             |     |      |
| CS delay after MCS active    | td <sub>MCS</sub> | -           | 10  | 1    |
| ED data delay following RD   | ts <sub>ED</sub>  | -           | 30  | ns   |
| RD width time                | twwR              | 40          | - 1 |      |
| ED data hold following RD    | th <sub>ED</sub>  | 4           | 10  | ns   |

Note: Chip selects CS[3:0] are only active when the EADR[3:0] address is in the specified range and MCS is low.



Figure 6. Special Functions Read Timing