# OKI Semiconductor MSM6242B

#### DIRECT BUS CONNECTED CMOS REAL TIME CLOCK/CALENDAR

#### DESCRIPTION

The MSM6242B is a silicon gate CMOS Real Time Clock/Calendar for use in direct busconnection Microprocessor/Microcomputer applications. An on-chip 32.768 KHz crystal oscillator time base is divided to provide addressable 4-bit I/O data for SECONDS, MINUTES, HOURS, DAY OF WEEK, DATE, MONTH and YEAR. Data access is controlled by 4-bit address, chip selects (CSO, CS1), WRITE, READ, and ALE. Control Registers D, E and F provide for 30 SECOND error adjustment, INTERRUPT REQUEST (IRQ FLAG) and BUSY status bits, clock STOP, HOLD, and RESET FLAG bits, 4 selectable INTERRUPTS rates are available at the STD.P (STANDARD PULSE) output utilizing Control Register inputs T0, T1 and the ITRPT/ STND (INTERRUPT/STANDARD). Masking of the interrupt output (STD.P) can be accomplished via the MASK bit. The MSM6242B can operate in a 12/24 hour format and Leap Year timing is automatic.

The MSM6242B normally operates from a 5V  $\pm 10\%$  supply at -40 to 85°C. Battery backup operation down to 2.0V allows continuation of time keeping when main power is off. The MSM6242B is offered in a 18-pin plastic DIP and a 24-pin plastic Small Outline package.

## FEATURES

| TIME                                                                                                                                                                                                               | MONTH                                                                      | DATE                    | YEAR                                                                                        | DAY OF WEEK                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23:59:59                                                                                                                                                                                                           | 12                                                                         | 31                      | 80                                                                                          | 7                                                                                                                                                                                                                                                                                     |
| <ul> <li>4-bit data bus</li> <li>4-bit address b</li> <li>READ, WRITE<br/>INPUTS</li> <li>Status register</li> <li>Selectable intersecond, 1 second</li> <li>Interrupt mask</li> <li>32.768 KHz cryster</li> </ul> | E, ALE and CF<br>s – IRQ and B<br>rrupt outputs<br>nd, 1 minute, 7<br>king | USY<br>– 1/64<br>I hour | <ul> <li>Aut</li> <li>±30</li> <li>Sing</li> <li>Batt</li> <li>Low</li> <li>18 p</li> </ul> | 24 hour format<br>to leap year<br>second error correction<br>gle 5V supply<br>tery backup down to $V_{DD} = 2.0V$<br>w power dissipation:<br>$20\mu W$ max at $V_{DD} = 2V$<br>$150\mu W$ max at $V_{DD} = 5V$<br>pin Plastic DIP (DIP18-P-300)<br>Pin-V Plastic SOP (SOP24-P-430-VK) |

DIRECT MICROPROCESSOR/MICROCONTROLLER BUS CONNECTION

## FUNCTIONAL BLOCK DIAGRAM



## **PIN CONFIGURATION**



## **REGISTER TABLE**

| Address | Ac             | Idres          | s Inp      | ut             | Register         |                   | Da               | ata              |                  | Count               | Description                      |
|---------|----------------|----------------|------------|----------------|------------------|-------------------|------------------|------------------|------------------|---------------------|----------------------------------|
| Input   | A <sub>3</sub> | A <sub>2</sub> | <b>A</b> 1 | A <sub>0</sub> | Name             | D <sub>3</sub>    | D <sub>2</sub>   | D <sub>1</sub>   | D <sub>0</sub>   | value               | Description                      |
| 0       | 0              | 0              | 0          | 0              | S <sub>1</sub>   | S <sub>8</sub>    | S <sub>4</sub>   | S <sub>2</sub>   | S <sub>1</sub>   | 0 to 9              | 1-second digit register          |
| 1       | 0              | 0              | 0          | 1              | S <sub>10</sub>  | *                 | S <sub>40</sub>  | S <sub>20</sub>  | S <sub>10</sub>  | 0 to 5              | 10-second digit register         |
| 2       | 0              | 0              | 1          | 0              | MI <sub>1</sub>  | mi <sub>8</sub>   | mi4              | mi <sub>2</sub>  | mi <sub>1</sub>  | 0 to 9              | 1-minute digit register          |
| 3       | 0              | 0              | 1          | 1              | MI <sub>10</sub> | *                 | mi <sub>40</sub> | mi <sub>20</sub> | mi <sub>10</sub> | 0 to 5              | 10-minute digit register         |
| 4       | 0              | 1              | 0          | 0              | H <sub>1</sub>   | h <sub>8</sub>    | h4               | h <sub>2</sub>   | h <sub>1</sub>   | 0 to 9              | 1-hour digit register            |
| 5       | 0              | 1              | 0          | 1              | H <sub>10</sub>  | *                 | PM/<br>AM        | h <sub>20</sub>  | h <sub>10</sub>  | 0 to 2<br>or 0 to 1 | PM/AM, 10-hour digit<br>register |
| 6       | 0              | 1              | 1          | 0              | D <sub>1</sub>   | d <sub>8</sub>    | d4               | d <sub>2</sub>   | d <sub>1</sub>   | 0 to 9              | 1-day digit register             |
| 7       | 0              | 1              | 1          | 1              | D <sub>10</sub>  | *                 | *                | d <sub>20</sub>  | d <sub>10</sub>  | 0 to 3              | 10-day digit register            |
| 8       | 1              | 0              | 0          | 0              | M0 <sub>1</sub>  | mo <sub>8</sub>   | mo <sub>4</sub>  | mo <sub>2</sub>  | mo <sub>1</sub>  | 0 to 9              | 1-month digit register           |
| 9       | 1              | 0              | 0          | 1              | MO <sub>10</sub> | *                 | *                | *                | MO <sub>10</sub> | 0 to 1              | 10-month digit register          |
| А       | 1              | 0              | 1          | 0              | Y <sub>1</sub>   | У8                | У4               | У2               | У1               | 0 to 9              | 1-year digit register            |
| В       | 1              | 0              | 1          | 1              | Y <sub>10</sub>  | Y80               | У40              | У20              | У10              | 0 to 9              | 10-year digit register           |
| С       | 1              | 1              | 0          | 0              | W                | *                 | W4               | W2               | W1               | 0 to 6              | Week register                    |
| D       | 1              | 1              | 0          | 1              | CD               | 30<br>sec.<br>ADJ | IRQ<br>FLAG      | BUSY             | HOLD             | _                   | Control Register D               |
| E       | 1              | 1              | 1          | 0              | C <sub>E</sub>   | t1                | to               | ITRPT<br>/STND   | MASK             | _                   | Control Register E               |
| F       | 1              | 1              | 1          | 1              | C <sub>F</sub>   | TEST              | 24/12            | STOP             | REST             |                     | Control Register F               |

REST = RESET

ITRPT/STND = INTERRUPT/STANDARD

Note 1) - Bit \* does not exist (unrecognized during a write and held at "0" during a read).

Note 2) - Be sure to mask the AM/PM bit when processing 10's of hour's data.

Note 3) — BUSY bit is read only. The IRQ FLAG bit can only be set to a "0". Setting the IRQ FLAG to a "1" is done by hardware.

Note 4) - PM at 1 and AM at 0 for PM / AM bit.

#### Figure 1. Register Table

#### **OSCILLATOR FREQUENCY DEVIATIONS**



**Note:** 1. The graghs above showing frequency deviation vs temperature/voltage are primarily characteristic of the MSM6242B with the oscillation circuit described below.



## **ABSOLUTE MAXIMUM RATINGS**

| Parameter            | Symbol           | Condition | Rating           | Unit |
|----------------------|------------------|-----------|------------------|------|
| Power Supply Voltage | V <sub>DD</sub>  |           | -0. 3 to 7       | V    |
| Input Voltage        | VI               | Ta = 25°C | -0.3 to VDD +0.3 | V    |
| Output Voltage       | V <sub>0</sub>   |           | -0.3 to Vdd +0.3 | V    |
| Storage Temperature  | T <sub>STG</sub> |           | -55 to +150      | °C   |

## **OPERATING CONDITIONS**

| Parameter              | Symbol            | Condition | Rating     | Unit |  |
|------------------------|-------------------|-----------|------------|------|--|
| Power Supply Voltage   | V <sub>DD</sub>   | _         | 4 to 6     | V    |  |
| Standby Supply Voltage | V <sub>BAK</sub>  | _         | 2 to 6     | v    |  |
| Crystal Frequency      | f <sub>(XT)</sub> | _         | 32.768     | kHz  |  |
| Operating Temperature  | T <sub>OP</sub>   | _         | -40 to +85 | °C   |  |

## **D.C. Characteristics**

 $(V_{DD} = 5V \pm 10\%, T_A = -40 \sim +85)$ 

| Parameter                | Symbol             | Condi                                               | tion                    | Min.               | Тур. | Max.               | Unit | Applicable<br>Terminal                                                |  |
|--------------------------|--------------------|-----------------------------------------------------|-------------------------|--------------------|------|--------------------|------|-----------------------------------------------------------------------|--|
| "H" Input Voltage        | V <sub>IH</sub> 1  | _                                                   |                         | 2.2                | _    | —                  | v    | All input termin-                                                     |  |
| "L" Input Voltage        | V <sub>IL</sub> 1  |                                                     |                         |                    |      | 0.8                |      | als except CS <sub>1</sub> , XT                                       |  |
| Input Leak Current       | I <sub>LK</sub> 1  | $V_{I} = V_{DD}/0V$                                 |                         | _                  |      | 1/-1               | μA   | Input terminals<br>other than<br>D <sub>0</sub> ~ D <sub>3</sub> , XT |  |
| Input Leak Current       | I <sub>LK</sub> 2  |                                                     |                         |                    | _    | 10/-10             |      | D <sub>0</sub> ~ D <sub>3</sub>                                       |  |
| "L" Output Voltage       | V <sub>OL</sub> 1  | I <sub>OL</sub> = 2.5mA<br>I <sub>OH</sub> = -400µA |                         | _                  |      | 0.4                | v    | D <sub>0</sub> ~ D <sub>3</sub>                                       |  |
| "H" Output Voltage       | Voh                |                                                     |                         | 2.4                |      | _                  |      |                                                                       |  |
| "L" Output Voltage       | V <sub>OL</sub> 2  | I <sub>0L</sub> = 2.5n                              | nA                      | _                  | _    | 0.4                | V    |                                                                       |  |
| OFF Leak Current         | I <sub>OFFLK</sub> | $V = V_{DD}/0$                                      | V                       | _                  | _    | 10                 | μA   | STD.P                                                                 |  |
| Input Capacitance        | Cı                 | Input freq<br>1MH                                   |                         |                    | 5    | _                  | PF   | All input<br>terminals                                                |  |
| Current Con-<br>sumption | I <sub>DD</sub> 1  | f <sub>(xt)</sub> =<br>32.768                       | V <sub>DD</sub> = 5V    |                    |      | 30                 |      | N/                                                                    |  |
| Current Con-<br>sumption | I <sub>DD</sub> 2  | KHz<br>CS₁ ≈ 0                                      | V <sub>DD</sub> =<br>2V | _                  | _    | 10                 | - μA | V <sub>DD</sub>                                                       |  |
| "H" Input Voltage        | VIH2               | V <sub>DD</sub> = 2 ~ 5.5V                          |                         | 4/5V <sub>DD</sub> | _    | _                  | v    | 00                                                                    |  |
| "L" Input Voltage        | V <sub>IL</sub> 2  |                                                     |                         | —                  | —    | 1/5V <sub>DD</sub> | V    | CS <sub>1</sub>                                                       |  |

## SWITCHING CHARACTERISTICS

## (1) WRITE mode (ALE = V<sub>DD</sub>)

|                                | 55,              |           | (V <sub>DD</sub> | = 5V ± 10% 1 | Ta = -40 to +85°C) |
|--------------------------------|------------------|-----------|------------------|--------------|--------------------|
| Parameter                      | Symbol           | Condition | Min.             | Max.         | Unit               |
| CS1 Set up Time                | t <sub>C1S</sub> | —         | 1000             | _            |                    |
| $CS_1$ Hold Time               | t <sub>C1H</sub> | _         | 1000             | _            |                    |
| Address Stable Before<br>WRITE | t <sub>AW</sub>  | _         | 20               | _            |                    |
| Address Stable After<br>WRITE  | t <sub>WA</sub>  | —         | 10               | _            | ns                 |
| WRITE Pulse Width              | tww              | —         | 120              |              |                    |
| Data Set up Time               | t <sub>DS</sub>  | —         | 100              | _            |                    |
| Data Hold Time                 | t <sub>DH</sub>  | _         | 10               | _            |                    |
| RD / WR Recovery Time          | t <sub>RCV</sub> | _         | 60               | _            |                    |



#### (2) WRITE mode (With use of ALE)

 $(V_{DD} = 5V \pm 10\%, Ta = -40 \sim +85^{\circ}C)$ 

| Parameter                 | Symbol           | Condition | Min. | Max. | Unit |
|---------------------------|------------------|-----------|------|------|------|
| CS1 Set up Time           | t <sub>C1S</sub> | _         | 1000 | _    |      |
| Address Set up Time       | t <sub>AS</sub>  | _         | 25   | _    |      |
| Address Hold Time         | t <sub>AH</sub>  | _         | 25   | _    |      |
| ALE Pulse Width           | t <sub>AW</sub>  | _         | 40   | _    |      |
| ALE Before WRITE          | t <sub>ALW</sub> | —         | 10   | —    | ns   |
| WRITE Pulse Width         | t <sub>WW</sub>  | —         | 120  | _    |      |
| ALE After WRITE           | t <sub>WAL</sub> | —         | 20   | _    |      |
| DATA Set up Time          | t <sub>DS</sub>  | _         | 100  | _    |      |
| DATA Hold Time            | t <sub>DH</sub>  | _         | 10   | _    |      |
| CS <sub>1</sub> Hold Time | t <sub>C1H</sub> | _         | 1000 | _    |      |
| RD / WR Recovery Time     | t <sub>RCV</sub> | _         | 60   | _    |      |



#### (3) READ mode (ALE = V<sub>DD</sub>)

 $(V_{DD} = 5V \pm 10\%, Ta = -40 \text{ to } +85^{\circ}\text{C})$ 

| Parameter                     | Symbol           | Condition              | Min. | Max. | Unit |
|-------------------------------|------------------|------------------------|------|------|------|
| CS <sub>1</sub> Set up Time   | tc1s             | _                      | 1000 | _    |      |
| CS1 Hold Time                 | t <sub>C1H</sub> | _                      | 1000 | _    |      |
| Address Stable before<br>READ | t <sub>AR</sub>  | _                      | 20   | _    | ns   |
| Address Stable after<br>READ  | t <sub>RA</sub>  | _                      | 0    | _    |      |
| RD to Data                    | t <sub>RD</sub>  | C <sub>L</sub> = 150pF | _    | 120  |      |
| Data Hold                     | t <sub>DR</sub>  | _                      | 0    | _    |      |
| RD / WR Recovery Time         | t <sub>RCV</sub> |                        | 60   | _    |      |



## (4) READ mode (With use of ALE)

 $(V_{DD} = 5V \pm 10\%, Ta = -40 \text{ to } +85^{\circ}\text{C})$ 

| Parameter             | Symbol           | Condition              | Min. | Max. | Unit |
|-----------------------|------------------|------------------------|------|------|------|
| CS1 Set up Time       | t <sub>C1S</sub> | —                      | 1000 | —    |      |
| Address Set up Time   | t <sub>AS</sub>  | —                      | 25   | _    |      |
| Address Hold Time     | t <sub>AH</sub>  | —                      | 25   | —    |      |
| ALE Pulse Width       | t <sub>AW</sub>  | _                      | 40   | _    |      |
| ALE before READ       | t <sub>ALR</sub> | _                      | 10   | _    | ns   |
| ALE after READ        | t <sub>RAL</sub> | _                      | 10   | _    |      |
| RD to Data            | t <sub>RD</sub>  | C <sub>L</sub> = 150pF | _    | 120  |      |
| DATA Hold             | t <sub>DR</sub>  | _                      | 0    | _    |      |
| CS1 Hold Time         | t <sub>C1H</sub> | _                      | 1000 | _    |      |
| RD / WR Recovery Time | t <sub>RCV</sub> | _                      | 60   | —    |      |



## **PIN DESCRIPTION**

|                   | Pin No. |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|-------------------|---------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Name              | RS      | GS | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| D <sub>0</sub>    | 14      | 19 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| D <sub>1</sub>    | 13      | 16 | Data Input/Output pins to be directly connected to a microcontroller bus for<br>reading and writing of the clock/calendar's registers and control registers. D0 = LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| D <sub>2</sub>    | 12      | 15 | and D3 = MSB.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| D <sub>3</sub>    | 11      | 14 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| A <sub>0</sub>    | 4       | 5  | Address input pin for use by a microcomputer to select internal clock/calendar's                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| A <sub>1</sub>    | 5       | 7  | registers and control registers for Read/Write operations (See Function Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| A <sub>2</sub>    | 6       | 9  | Figure 1). Address input pins A0-A3 are used in combination with ALE for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| A <sub>3</sub>    | 7       | 10 | addressing registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| ALE               | 3       | 4  | Address Latch Enable pin. This pin enables writing of address data when ALE = 1<br>and $\overline{CSO}$ = 0; address data is latched when ALE = 0 Microcontroller/Micro-<br>processors having an ALE output should connect to this pin; otherwise it should<br>be connected at V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| WR                | 10      | 13 | Writing of data is performed by this pin. When $CS_1 = 1$ and $\overline{CS}_0 = 0$ , $D_0 \sim D_3$ data is written into the register at the rising edge of $\overline{WR}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| RD                | 8       | 11 | Reading of register data is accomplished using this pin. When $CS_1 = 1$ , $\overline{CS}_0 = 0$ and $\overline{RD} = 0$ , the data of this register is output to $D_0 \sim D_3$ . If both $\overline{RD}$ and $\overline{WR}$ are set at 0 simaltaneously, $\overline{RD}$ is to be inhibited.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| $\overline{CS}_0$ | 2       | 2  | Chip Select pins. These pins enable/disable ALE, $\overline{\text{RD}}$ and $\overline{\text{WR}}$ operation. $\overline{\text{CS}}_0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| CS <sub>1</sub>   | 15      | 20 | and ALE work in combination with one another, while $CS_1$ work independent with ALE. $CS_1$ must be connected to power failure detection as shown in Figure 18.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| STD.P             | 1       | 1  | Output pin of N-CH OPEN DRAIN type. The output data is controlled by the $D_1$ data content of $C_E$ register. This pin has a priority to $\overline{CS}_0$ and $CS_1$ . Refer to Figure 9 and FUNCTIONAL DESCRIPTION OF REGISTERS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| XT                | 16      | 22 | 32.768 kHz crystal is to be connected to these pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| XT                | 17      | 23 | When an external clock of 32.768 kHz is to be used for MSM6242's oscillation<br>source, either CMOS output or pull-up TTL output is to be input from XT, while<br>XT should be left open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| V <sub>DD</sub>   | 18      | 24 | Power supply pin. +2 ~ +6V power is to be applied to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| GND               | 9       | 12 | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|                   |         |    | $V_{DD}$ $V$ |  |  |  |  |  |  |
|                   |         |    | Figure 8. Oscillator Circuit Figure 9.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |

#### FUNCTIONAL DESCRIPTION OF REGISTERS

 $S_1, S_{10}, MI_1, MI_{10}, H_1, H_{10}, D_1, D_{10}, MO_1, MO_{10}, Y_1, Y_{10}, W$ 

- a) These are abbreviations for SECOND1, SECOND10, MINUTE1, MINUTE10, HOUR1, HOUR10, DAY1, DAY10, MONTH1, MONTH10, YEAR1, YEAR10, and WEEK. These values are in BCD notation.
- b) All registers are logically positive. For example, (S8, S4, S2, S1) = 1001 which means 9 seconds.
- c) If data is written which is out of the clock register data limits, it can result in erroneous clock data being read back.

d) PM/AM,  $h_{20'}$ ,  $h_{10}$ In the mode setting of 24-hour mode, PM/AM bit is ignored, while in the setting of 12-hour mode  $h_{20}$  is to be set. Otherwise it causes a discrepancy. In reading out the PM/AM bit in the 24-hour mode, it is continuously read out as 0. In reading out  $h_{20}$  bit in the 12-hour mode, 0 is written into this bit first, then it is continuously read out as 0 unless 1 is being written into this bit.

- e) Registers Y1, Y10, and Leap Year. The MSM6242B is designed exclusively for the Christian Era and is capable of identifying a leap year automatically. The result of the setting of a non-existant day of the month is shown in the following example: If the date February 29 or November 31, 1985, was written, it would be changed automatically to March 1, or December 1, 1985 at the exact time at which a carry pulse occurs for the day's digit.
- f) The Register W data limits are 0 6 (Tabel 1 shows a possible data definition).

| W4 | W2 | W1 | Day of Week |
|----|----|----|-------------|
| 0  | 0  | 0  | Sunday      |
| 0  | 0  | 1  | Monday      |
| 0  | 1  | 0  | Tuesday     |
| 0  | 1  | 1  | Wednesday   |
| 1  | 0  | 0  | Thursday    |
| 1  | 0  | 1  | Friday      |
| 1  | 1  | 0  | Saturday    |







#### **CD REGISTER (Control D Register)**

| a) | HOLD (D0) -     | Setting this bit to a "1" inhibits the 1Hz clock to the S1 counter, at which time the Busy status bit can be read. When Busy = 0, register's $S_1 \sim \overline{W}$ can be read or written. During this procedure if a carry occurs the S1 counter will be incremented by 1 second after HOLD = 0 (this condition is guaranteed as long as HOLD = 1 does not exceed 1 second in duration). If CS1 = 0 then HOLD = 0 irrespective of any condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b) | BUSY (D1) –     | Status bit which shows the interface condition with microcontroller/<br>microprocessors. As for the method of writing into and reading from $S_1 \sim \overline{W}$ (address $\phi \sim C$ ), refer to the flow chart described in Figure 10.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| c) | IRQ FLAG (D2) – | This status bit corresponds to the output level of the STD.P output.<br>When STD.P = 0, then IRQ = 1; when STD.P = 1, then IRQ = 0. The IRQ FLAG indicates that an interrupt has occurred to the microcomputer if IRQ = 1. When D0 of register $C_E$ (MASK) = 0, then the STD.P output changes according to the timing set by D3 ( $t_1$ ) and D2 ( $t_0$ ) of register E. When D1 of register E (ITRPT/STND) = 1 (interrupt mode), the STD.P output remains low until the IRQ FLAG is written to a "0". When IRQ = 1 and timing for a new interrupt occurs, the new interrupt is ignored. When ITRPT/STND = 0 (Standard Pulse Output mode) the STD.P output remains low until either "0" is written to the IRQ FLAG; otherwise, the IRQ FLAG automatically goes to "0" after 7.8125ms. When writing the HOLD or 30 second adjust bits of register D, it is necessary to write the IRQ FLAG bit to a "1". |
| d) | ±30 ADJ (D3) –  | When 30-second adjustment is necessary, a "1" is written to bit D3 during which time the internal clock registers should not be read from or written to $125\mu$ s after bit D3 = 1 it will automatically return to a "0", and at that time reading or writing of registers can occur.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



#### **CE REGISTER (Control E Register)**

| a) | MASK (D0) –        | This bit controls the STD.P output. When MASK = 1, then STD.P = 1 (open); when MASK = 0, then STD.P = output mode. The relationship between the MASK bit and STD.P output is shown Figure 12.                                                                                                                                  |
|----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| b) | ITRPT/STND (D1) –  | The ITRPT/STND input is used to switch the STD.P output<br>between its two modes of operation, interrupt and Standard<br>timing waveforms. When ITRPT/STND = 0 a fixed cycle wave-<br>form with a low-level pulse width of 7.8125ms is present at the<br>STD.P output. At this time the MASK bit must equal 0, while the       |
| c) | T0 (D2), T1 (D3) – | period in either mode is determined by T0 (D2) and T1 (D3) of<br>Register E.<br>These two bits determine the period of the STD.P output in both<br>interrupt and Fixed timing waveform modes. The tables below<br>show the timing associated with the T0, T1 inputs as well as their<br>relationship to INTRPT/STND and STD.P. |



| ТΑ | BL | E. | 2 |
|----|----|----|---|
|    |    |    |   |

| t <sub>1</sub> | to | Period      | Duty CYCLE of "0" level when<br>ITRPT/STND bit is "0". |
|----------------|----|-------------|--------------------------------------------------------|
| 0              | 0  | 1/64 second | 1/2                                                    |
| 0              | 1  | 1 second    | 1/128                                                  |
| 1              | 0  | 1 minute    | 1/7680                                                 |
| 1              | 1  | 1 hour      | 1/460800                                               |

The timing of the STD.P output designated by T1 and T0 occurs the moment that a carry occurs to a clock digit.



- d) The low-level pulse width of the fixed cycle waveform (ITRPT/STND = 0) is 7.8125ms independent of T0/T1 inputs.
- e) The fixed cycle waveform mode can be used for adjustment of the oscillator frequency time base. (See Figure 14).
- f) During  $\pm 30$  second adjustment a carry can occur that will cause the STD.P output to go low when T0/T1 = 1,0 or 1,1. However, when T1/T0 = 0, 0 and ITRPT/STND = 0, carry does not occur and the STD.P output resumes normal operation.
- g) The STD.P output is held (frozen) at the point at which STOP = 1 while ITRPT/STND = 0.
- h) No STD.P output change occurs as a result of writing data to registers S1 ~ H1.

#### C<sub>F</sub> REGISTER (Control F Register)

- a) REST (D0) This bit is used to clear the clock's internal divider/counter of less than a second. When REST = 1, the counter is Reset for the duration of REST. In order to release this counter from Reset, a "0" must be written to the REST bit. If CSI = 0 then REST = 0 automatically.
- b) STOP (D1) The STOP FLAG Only inhibits carries into the 8192Hz divider stage. There may be up to 122µs delay before timing starts or stops after changing this flag; 1 = STOP/0 = RUN.



c) 24/12 (D2) – This bit is for selection of 24/12 hour time modes. If D2 = 1–24 hour mode is selected and the PM/AM bit is invalid. If D2 = 0–12 hour mode is selected and the PM/AM bit is valid.

"24/HOUR/ Setting of the 24/12 hour bit is as follows:

12 HOUR" 1) REST bit = 1

- 2) 24/12 hour bit = 0 or 1
- 3) REST bit = 0
- \* REST bit must = 1 to write to the 24/12 hour bit.
- d) TEST (D3) When the TEST flag is a "1", the input to the SECONDS counter comes from the counter/divider stage instead of the 15th divider stage. This makes the SECONDS counter count at 5.4163KHz instead of 1Hz. When TEST = 1 (Test Mode) the STOP & REST (Reset) flags do not inhibit internal counting. When Hold = 1 during Test (Test = 1) internal counting is inhibited; however, when the HOLD FLAG goes inactive (Hold = 0) counter updating is not guaranteed.

## TYPICAL APPLICATION INTERFACE WITH MSM6242B AND MICROCONTROLLERS



#### **TYPICAL APPLICATIONS — INTERFACE WITH MSM80C49**



## **APPLICATION NOTE**

#### 1. Power Supply



#### 2. Adjustment of Frequency



## 3. CH<sub>1</sub> (Chip Select)

 $V_{IH}$  and  $V_{IL}$  of  $CH_1$  has 3 functions.

- a) To accomplish the interface with a microcontroller/microprocessor.
- b) To inhibit the control bus, data bus and address bus and to reduce input gate pass current in the stand-by mode.
- c) To protect internal data when the mode is moved to and from standby mode.

To realize the above functions:

- a) More than  $4/5 V_{DD}$  shoud be applied to the MSM6242B for the interface with a microcontroller/microprocessor in 5V operation.
- b) In moving to the standby mode,  $1/5 V_{DD}$  should be applied so that all data buses should be disabled. In the standby mode, approx. 0V should be applied.
- c) To and from the standby mode, obey following Timing chart.



## 4. Set SDT.P at alarm mode



## **TYPICAL APPLICATION — POWER SUPPLY CIRCUIT**



#### SUPPLEMENTARY DESCRIPTION

- When "0" is written to the IRQ FLAG bit, the IRQ FLAG bit is cleared. However, if "0" is assigned to the IRQ FLAG bit when written to the other bits, the 30-sec ADJ bit and the HOLD bit, the IRQ FLAG = 1 and was generated before the writing and IRQ FLG = 1 generated in a moment then will be cleared. To avoid this, always set "1" to the IRQ FLAG unless "0" is written to it intentionally. By writing "1" to it, the IRQ FLAG bit does not become "1".
- Since the IRQ FLAG bit becomes "1" in some cases when rewriting either of the  $t_{1'}$ ,  $t_{0'}$  or ITRPT/STND bit of register  $C_{E'}$  be sure to write "0" to the IRQ FLAG bit after writing to make valid the IRQ FLAG = 1 to be generated after it.
- \* The relationship between SDT.P OUT and IRQ FLAG bit is shown below:

