# **MSM6698**

## 80-DOT COMMON DRIVER

## **GENERAL DESCRIPTION**

The MSM6698 is a dot matrix LCD common driver. Fabricated in CMOS technology, the device consists of an 80-bit bi-directional shift register, 80-bit level shifter, and 80-bit 4-level driver. The MSM6698 is equipped with 80 LCD output pins. By connecting more than two MSM6698s in series, this LSI is applicable to a wide LCD panel.

## FEATURES

- Logic supply voltage : 2.7 to 5.5 V
- LCD drive voltage : 18 to 28 V
- Applicable LCD duty : 1/64 to 1/240
- Interface with MSM6599B (80-dot segment driver)

**OKI** Semiconductor

Package:

100-pin plastic QFP (QFP100-P-1420-0.65-K) (Product name: MSM6698GS-K)

## **BLOCK DIAGRAM**



Note:  $V_{DDR/L}$  indicates an abbreviation of  $V_{DDR}$  and  $V_{DDL}$ .

## **PIN CONFIGURATION (TOP VIEW)**



**100-Pin Plastic QFP** 

## **ABSOLUTE MAXIMUM RATINGS**

| Parameter                | Symbol                | Condition | Rating                        | Unit |
|--------------------------|-----------------------|-----------|-------------------------------|------|
| Power Supply Voltage (1) | V <sub>DD</sub>       | Ta = 25°C | -0.3 to +6.5                  | V    |
| Power Supply Voltage (2) | $V_{DD} - V_{EE} * 1$ | Ta = 25°C | 0 to 30                       | V    |
| Input Voltage            | VI                    | Ta = 25°C | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Storage Temperature      | T <sub>STG</sub>      |           | -55 to +150                   | °C   |

\*1  $V_1 > V_2 > V_5 > V_{EE}$ ,  $V_{EE} + 10V \ge V_5 > V_{EE}$ ,  $V_{DD} \ge V_1 > V_2 \ge V_{DD} - 10V$ ,  $V_{DD} = V_{DDR} = V_{DDL}$ ,  $V_1 = V_{1R} = V_{1L}$ ,  $V_2 = V_{2R} = V_{2L}$ ,  $V_5 = V_{5R} = V_{5L}$ ,  $V_{EE} = V_{EER} = V_{EEL}$ 

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter                | Symbol                               | Condition        | Range      | Unit |
|--------------------------|--------------------------------------|------------------|------------|------|
| Power Supply Voltage (1) | V <sub>DD</sub>                      | —                | 2.7 to 5.5 | V    |
| Dower Cupply Voltage (0) | V V *1                               | No load          | 14 to 28   | V    |
| Power Supply Voltage (2) | V <sub>DD</sub> – V <sub>EE</sub> *1 | During LCD drive | 18 to 28   | V    |
| Operating Temperature    | T <sub>op</sub>                      | —                | -20 to +75 | °C   |

\*1  $V_1 > V_2 > V_5 > V_{EE}$ ,  $V_{EE} + 7V \ge V_5 > V_{EE}$ ,  $V_{DD} \ge V_1 > V_2 \ge V_{DD} - 7V$ ,  $V_{DD} = V_{DDR} = V_{DDL}$ ,  $V_1 = V_{1R} = V_{1L}$ ,  $V_2 = V_{2R} = V_{2L}$ ,  $V_5 = V_{5R} = V_{5L}$ ,  $V_{EE} = V_{EER} = V_{EEL}$ 

## **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics**

| Do onaraoteristico   |                    |                                                      | (V <sub>DD</sub> = 2 | .7 to 5.5V | , Ta = –20      | to +75°C) |
|----------------------|--------------------|------------------------------------------------------|----------------------|------------|-----------------|-----------|
| Parameter            | Symbol             | Condition                                            | Min.                 | Тур.       | Max.            | Unit      |
| "H" Input Voltage    | V <sub>IH</sub> *1 | —                                                    | 0.8V <sub>DD</sub>   | —          | V <sub>DD</sub> | V         |
| "L" Input Voltage    | V <sub>IL</sub> *1 | —                                                    | V <sub>SS</sub>      | —          | $0.2V_{DD}$     | V         |
| "H" Input Current    | I <sub>IH</sub> *1 | $V_{I} = V_{DD}, V_{DD} = 5.5V$                      | —                    | —          | 1               | μA        |
| "L" Input Current    | I <sub>IL</sub> *1 | $V_{I} = 0V, V_{DD} = 5.5V$                          | —                    | —          | -1              | μA        |
| "H" Output Voltage   | V <sub>0Н</sub> *2 | $I_0 = -0.2$ mA, $V_{DD} = 2.7$ V                    | $V_{DD} - 0.4$       | —          | —               | V         |
| "L" Output Voltage   | V <sub>0L</sub> *2 | I <sub>0</sub> = 0.2mA, V <sub>DD</sub> = 2.7V       | —                    | —          | 0.4             | V         |
| ON Resistance        | R <sub>ON</sub> *4 | $V_{DD} - V_{EE} = 25V$<br>  $V_N - V_0$   =0.25V *3 | _                    | —          | 2.0             | kΩ        |
| Logic Supply Current | I <sub>SS</sub>    | f <sub>CP</sub> = 28kHz, V <sub>DD</sub> = 3.0V      | —                    | —          | 50              | ۸         |
| LCD Supply Current   | I <sub>EE</sub>    | V <sub>DD</sub> – V <sub>EE</sub> = 25V, No load     | _                    | _          | 300             | μA        |
| Input Capacitance    | CI                 | f = 1MHz                                             |                      | _          | _               | pF        |

\*1 Applicable to CP, IO<sub>1</sub>, IO<sub>80</sub>, SHL, DF, DISP OFF.

\*2 Applicable to IO<sub>1</sub>, IO<sub>80</sub>.

\*3  $V_N = V_{DD}$  to  $V_{EE}$ ,  $V_2 = 1/16 (V_{DD} - V_{EE})$ ,  $V_5 = 15/16 (V_{DD} - V_{EE})$ ,  $V_{DD} = V_1$ ,  $V_{DD} = 4.5V$   $V_{DD} = V_{DDR} = V_{DDL}$ ,  $V_1 = V_{1R} = V_{1L}$ ,  $V_2 = V_{2R} = V_{2L}$ ,  $V_5 = V_{5R} = V_{5L}$ ,  $V_{EE} = V_{EER} = V_{EEL}$ \*4 Applicable to O<sub>1</sub> to O<sub>80</sub>

#### **Switching Characteristics**

 $(V_{DD} = 2.7 \text{ to } 5.5\text{V}, \text{ Ta} = -20 \text{ to } +75^{\circ}\text{C}, \text{ C}_{L} = 15\text{pF})$ 

|                                                    |                                           | (*00 =**  | ,    |      | ,    |      |
|----------------------------------------------------|-------------------------------------------|-----------|------|------|------|------|
| Parameter                                          | Symbol                                    | Condition | Min. | Тур. | Max. | Unit |
| "H", "L" Propagation Delay Time                    | t <sub>PLH</sub> , t <sub>PHL</sub>       | —         | —    | —    | 3    | μs   |
| Clock Frequency                                    | f <sub>CP</sub>                           | —         | —    | —    | 1    | MHz  |
| CP Pulse Width                                     | t <sub>WCP</sub>                          | —         | 63   | —    | _    | ns   |
| Data Setup Time<br>$IO_1 (IO_{80}) \rightarrow CP$ | t <sub>SETUP</sub>                        | _         | 100  |      | _    | ns   |
| Data Hold Time<br>$CP \rightarrow IO_1 (IO_{80})$  | t <sub>HOLD</sub>                         | —         | 100  | _    | _    | ns   |
| Rise / Fall Time of CP                             | t <sub>r (CP)</sub> , t <sub>f (CP)</sub> | —         |      | —    | 20   | ns   |

## Note1: When display control by the $\overline{\text{DISPOFF}}$ pin is performed, CP rise and fall time must be $\leq 1 \ \mu s$ .



### FUNCTIONAL DESCRIPTION

#### **Pin Functional Description**

#### • IO1, IO80, SHL

 $IO_1$  and  $IO_{80}$  are I/O pins of the 80-bit bi-directional shift register. The shift direction can be selected by the SHL pin. Set the SHL pin to "H" or "L" level during power-on. Table 1 gives functions of  $IO_1$ ,  $IO_{80}$ , and SHL.

| SHL | Shift<br>direction       | I/O Pins         | Input,<br>output | Function                                                                                                                                                         |
|-----|--------------------------|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                          | 10 <sub>1</sub>  | Input            | The scanning data from the LCD controller LSI is input into $IO_1$ synchronized with the clock pulse. *1                                                         |
| L   | $0_1 \rightarrow 0_{80}$ | IO <sub>80</sub> | output           | Shift register contents output pin. The scanning data which was input into $IO_1$ is output from $IO_{80}$ with 80-bit delay, synchronized with the clock pulse. |
|     |                          | 10 <sub>80</sub> | Input            | The scanning data from the LCD controller LSI is input into IO <sub>80</sub> synchronized with the clock pulse. *1                                               |
| Н   | $0_{80} \rightarrow 0_1$ | IO <sub>1</sub>  | output           | Shift register contents output pin. The scanning data which was input into $IO_{80}$ is output from $IO_1$ with 80-bit delay, synchronized with the clock pulse. |

\*1 The combination of the scanning data,  $IO_1$  or  $IO_{80}$ , and the LCD driving output,  $O_1 - O_{80}$ , is shown in the table below.

| Scanning data | LCD driving output                                  |
|---------------|-----------------------------------------------------|
| "H"           | Select level (V1, VEE)                              |
| "L"           | Non-Select level (V <sub>2</sub> , V <sub>5</sub> ) |

| Та | b | le | 1 |
|----|---|----|---|

#### • CP

This is a clock pulse input pin of the 80-bit bidirectional shift register. Scan data is shifted at the falling edge of a clock pulse.

#### • DF

This is an alternate signal input pin for LCD driving, which generally inputs a frame inversion signal.

#### DISP OFF

This is an input pin to control the output pins  $O_1$  to  $O_{80}$ . During low signal input, signals on the V1 level are output from the output pins  $O_1$  to  $O_{80}$ . See the Truth Table.

#### • O<sub>1</sub> to O<sub>80</sub>

4-level driver outputs of this IC device, directly corresponding to each bit of the bidirectional shift register. Any of four levels  $V_1$ ,  $V_2$ ,  $V_5$ , and  $V_{EE}$  is selected and output combining the DF signal with shift register data (see the Truth Table).

These outputs are connected to the Common side on the LCD panel.

#### • V<sub>DDR</sub>, V<sub>DDL</sub>, V<sub>SS</sub>

These are power supply pins of this IC. Both the  $V_{DDR}$  and  $V_{DDL}$  pins are normally 2.7 to 5.5 V.  $V_{SS}$  is a grounding pin, which is normally 0 V.

#### • V<sub>1L</sub>, V<sub>2L</sub>, V<sub>5L</sub>, V<sub>EEL</sub>, V<sub>1R</sub>, V<sub>2R</sub>, V<sub>5R</sub>, V<sub>EER</sub>

These are LCD drive bias voltage pins. The  $V_1$  pin may be separated from the  $V_{DD}$  pin. Bias power is supplied from an external source.

| DF | Shift register data | DISP OFF | Driver Output (O <sub>1</sub> to O <sub>80</sub> ) |
|----|---------------------|----------|----------------------------------------------------|
| L  | L                   | Н        | V2                                                 |
| L  | Н                   | Н        | V <sub>EE</sub>                                    |
| Н  | L                   | Н        | V5                                                 |
| Н  | Н                   | Н        | V <sub>1</sub>                                     |
| ×  | ×                   | L        | V <sub>1</sub>                                     |

#### Truth Table

 $\times$  : Don't care

## NOTES ON USE (when turning power ON and OFF)

The LCD drivers of this IC requires a high voltage. When a high voltage is applied to them with the logic power supply floating, excess current flows. This may damage the IC. Be sure to carry out the following power-ON and power-OFF sequences.

When turning power ON:

First turn on the logic circuits, then the LCD drivers, or turn on both of them at the same time. When turning power OFF:

First turn off the LCD drivers, then the logic circuits, or turn off both of them at the same time.

## PACKAGE DIMENSIONS

(Unit : mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).